FUNC_INTERRUPT Registers
125
SLVUAH1C – June 2015 – Revised April 2017
Copyright © 2015–2017, Texas Instruments Incorporated
Register Descriptions
3.10.8 INT3_MASK Register (Address = 21Bh) [reset = X]
INT3_MASK is shown in
and described in
Return to
Interrupt Line Mask Register #3
RESET register domain: HWRST
Figure 3-106. INT3_MASK Register
7
6
5
4
3
2
1
0
VBUS
RESERVED
RESERVED
RESERVED
RESERVED
GPADC_EOC_
SW
GPADC_AUTO
_1
GPADC_AUTO
_0
R/W-X
R-0h
R-0h
R-0h
R-0h
R/W-X
R/W-X
R/W-X
Table 3-116. INT3_MASK Register Field Descriptions
Bit
Field
Type
Reset
Description
7
VBUS
R/W
X
VBUS Line Mask bit register (VBUS pin)
0: VBUS line is enabled. An interrupt is generated on INT line
1: VBUS line is masked. No interrupt is generated on INT line
6
RESERVED
R
0h
5
RESERVED
R
0h
4
RESERVED
R
0h
3
RESERVED
R
0h
2
GPADC_EOC_SW
R/W
X
GPADC_EOC_SW Line Mask bit register (Internal event)
0: GPADC_EOC_SW line is enabled. An interrupt is generated on
INT line
1: GPADC_EOC_SW line is masked. No interrupt is generated on
INT line
1
GPADC_AUTO_1
R/W
X
GPADC_AUTO_1 Line Mask bit register (Internal event)
0: GPADC_AUTO_1 line is enabled. An interrupt is generated on
INT line
1: GPADC_AUTO_1 line is masked. No interrupt is generated on
INT line
0
GPADC_AUTO_0
R/W
X
GPADC_AUTO_0 Line Mask bit register (Internal event)
0: GPADC_AUTO_0 line is enabled. An interrupt is generated on
INT line
1: GPADC_AUTO_0 line is masked. No interrupt is generated on
INT line