FUNC_INTERRUPT Registers
118
SLVUAH1C – June 2015 – Revised April 2017
Copyright © 2015–2017, Texas Instruments Incorporated
Register Descriptions
3.10.1 INT1_STATUS Register (Address = 210h) [reset = 0h]
INT1_STATUS is shown in
and described in
Return to
Interrupt Status Register #1
The bit can be cleared on read or cleared by writing 1(see INT_CTRL.INT_CLEAR)
RESET register domain: HWRST
Figure 3-99. INT1_STATUS Register
7
6
5
4
3
2
1
0
RESERVED
VSYS_MON
HOTDIE
PWRDOWN
RESERVED
LONG_PRESS
_KEY
PWRON
RESERVED
RC-0h
RC-0h
RC-0h
RC-0h
RC-0h
RC-0h
RC-0h
RC-0h
Table 3-109. INT1_STATUS Register Field Descriptions
Bit
Field
Type
Reset
Description
7
RESERVED
RC
0h
6
VSYS_MON
RC
0h
VSYS_MON status bit register (internal event)
0: no detection
1: Rising or Falling edge are detected
5
HOTDIE
RC
0h
HOTDIE status bit register (internal event)
0: no detection
1: Rising or Falling edge are detected
4
PWRDOWN
RC
0h
PWRDOWN status bit register associated to PWRDOWN pin
0: no detection
1: Rising or Falling edge are detected
3
RESERVED
RC
0h
2
LONG_PRESS_KEY
RC
0h
LONG_PRESS_KEY (Long Key press duration) status bit register
0: no detection
1: Falling edge is detected
1
PWRON
RC
0h
PWRON status bit register associated to PWRON pin
0: no detection
1: Falling edge is detected
0
RESERVED
RC
0h