FUNC_INTERRUPT Registers
131
SLVUAH1C – June 2015 – Revised April 2017
Copyright © 2015–2017, Texas Instruments Incorporated
Register Descriptions
3.10.14 INT4_EDGE_DETECT2 Register (Address = 223h) [reset = 3Fh]
INT4_EDGE_DETECT2 is shown in
and described in
.
Return to
Interrupt Edge Detection Register #4.2
RESET register domain: HWRST
Figure 3-112. INT4_EDGE_DETECT2 Register
7
6
5
4
3
2
1
0
RESERVED
RESERVED
GPIO_6_RISIN
G
GPIO_6_FALLI
NG
GPIO_5_RISIN
G
GPIO_5_FALLI
NG
GPIO_4_RISIN
G
GPIO_4_FALLI
NG
R-0h
R-0h
R/W-1h
R/W-1h
R/W-1h
R/W-1h
R/W-1h
R/W-1h
Table 3-122. INT4_EDGE_DETECT2 Register Field Descriptions
Bit
Field
Type
Reset
Description
7
RESERVED
R
0h
6
RESERVED
R
0h
5
GPIO_6_RISING
R/W
1h
0: Rising edge detection not enabled
1: Rising edge detection enable (default)
4
GPIO_6_FALLING
R/W
1h
0: Falling edge detection not enabled
1: Falling edge detection enable (default)
3
GPIO_5_RISING
R/W
1h
0: Rising edge detection not enabled
1: Rising edge detection enable (default)
2
GPIO_5_FALLING
R/W
1h
0: Falling edge detection not enabled
1: Falling edge detection enable (default)
1
GPIO_4_RISING
R/W
1h
0: Rising edge detection not enabled
1: Rising edge detection enable (default)
0
GPIO_4_FALLING
R/W
1h
0: Falling edge detection not enabled
1: Falling edge detection enable (default)