FUNC_INTERRUPT Registers
130
SLVUAH1C – June 2015 – Revised April 2017
Copyright © 2015–2017, Texas Instruments Incorporated
Register Descriptions
3.10.13 INT4_EDGE_DETECT1 Register (Address = 222h) [reset = FFh]
INT4_EDGE_DETECT1 is shown in
and described in
.
Return to
Interrupt Edge Detection Register #4.1
RESET register domain: HWRST
Figure 3-111. INT4_EDGE_DETECT1 Register
7
6
5
4
3
2
1
0
GPIO_3_RISIN
G
GPIO_3_FALLI
NG
GPIO_2_RISIN
G
GPIO_2_FALLI
NG
GPIO_1_RISIN
G
GPIO_1_FALLI
NG
GPIO_0_RISIN
G
GPIO_0_FALLI
NG
R/W-1h
R/W-1h
R/W-1h
R/W-1h
R/W-1h
R/W-1h
R/W-1h
R/W-1h
Table 3-121. INT4_EDGE_DETECT1 Register Field Descriptions
Bit
Field
Type
Reset
Description
7
GPIO_3_RISING
R/W
1h
0: Rising edge detection not enabled
1: Rising edge detection enable (default)
6
GPIO_3_FALLING
R/W
1h
0: Falling edge detection not enabled
1: Falling edge detection enable (default)
5
GPIO_2_RISING
R/W
1h
0: Rising edge detection not enabled
1: Rising edge detection enable (default)
4
GPIO_2_FALLING
R/W
1h
0: Falling edge detection not enabled
1: Falling edge detection enable (default)
3
GPIO_1_RISING
R/W
1h
0: Rising edge detection not enabled
1: Rising edge detection enable (default)
2
GPIO_1_FALLING
R/W
1h
0: Falling edge detection not enabled
1: Falling edge detection enable (default)
1
GPIO_0_RISING
R/W
1h
0: Rising edge detection not enabled
1: Rising edge detection enable (default)
0
GPIO_0_FALLING
R/W
1h
0: Falling edge detection not enabled
1: Falling edge detection enable (default)