FUNC_RESOURCE Registers
91
SLVUAH1C – June 2015 – Revised April 2017
Copyright © 2015–2017, Texas Instruments Incorporated
Register Descriptions
3.8.2 PLLEN_CTRL Register (Address = 1D7h) [reset = 0h]
PLLEN_CTRL is shown in
and described in
.
Return to
PLLEN control register
RESET register domain: SWORST
Figure 3-75. PLLEN_CTRL Register
7
6
5
4
3
2
1
0
RESERVED
STATUS
RESERVED
MODE_SLEEP
RESERVED
MODE_ACTIV
E
R-0h
R-0h
R-0h
R/W-0h
R-0h
R/W-0h
Table 3-83. PLLEN_CTRL Register Field Descriptions
Bit
Field
Type
Reset
Description
7-5
RESERVED
R
0h
4
STATUS
R
0h
PLLEN Status
0: OFF
1: ON
3
RESERVED
R
0h
2
MODE_SLEEP
R/W
0h
PLLEN SLEEP Mode
0: OFF
1: ON
1
RESERVED
R
0h
0
MODE_ACTIVE
R/W
0h
PLLEN ACTIVE Mode (OTP-Sequencer)
0: OFF
1: ON