FUNC_INTERRUPT Registers
128
SLVUAH1C – June 2015 – Revised April 2017
Copyright © 2015–2017, Texas Instruments Incorporated
Register Descriptions
3.10.11 INT4_MASK Register (Address = 220h) [reset = X]
INT4_MASK is shown in
and described in
Return to
Interrupt Line Mask Register #4
RESET register domain: HWRST
Figure 3-109. INT4_MASK Register
7
6
5
4
3
2
1
0
RESERVED
GPIO_6
GPIO_5
GPIO_4
GPIO_3
GPIO_2
GPIO_1
GPIO_0
R-0h
R/W-X
R/W-X
R/W-X
R/W-X
R/W-X
R/W-X
R/W-X
Table 3-119. INT4_MASK Register Field Descriptions
Bit
Field
Type
Reset
Description
7
RESERVED
R
0h
6
GPIO_6
R/W
X
GPIO_6 Line Mask bit register
0: GPIO_6 line is enabled. An interrupt is generated on INT line
1: GPIO_6 line is masked. No interrupt is generated on INT line
5
GPIO_5
R/W
X
GPIO_5 Line Mask bit register
0: GPIO_5 line is enabled. An interrupt is generated on INT line
1: GPIO_5 line is masked. No interrupt is generated on INT line
4
GPIO_4
R/W
X
GPIO_4 Line Mask bit register
0: GPIO_4 line is enabled. An interrupt is generated on INT line
1: GPIO_4 line is masked. No interrupt is generated on INT line
Note: Cannot be used as wake-up event because buffer needs
power supply. So must be masked by default (OTP).
3
GPIO_3
R/W
X
GPIO_3 Line Mask bit register
0: GPIO_3 line is enabled. An interrupt is generated on INT line
1: GPIO_3 line is masked. No interrupt is generated on INT line
2
GPIO_2
R/W
X
GPIO_2 Line Mask bit register
0: GPIO_2 line is enabled. An interrupt is generated on INT line
1: GPIO_2 line is masked. No interrupt is generated on INT line
1
GPIO_1
R/W
X
GPIO_1 Line Mask bit register
0: GPIO_1 line is enabled. An interrupt is generated on INT line
1: GPIO_1 line is masked. No interrupt is generated on INT line
0
GPIO_0
R/W
X
GPIO_0 Line Mask bit register
0: GPIO_0 line is enabled. An interrupt is generated on INT line
1: GPIO_0 line is masked. No interrupt is generated on INT line