FUNC_PMU_CONTROL Registers
77
SLVUAH1C – June 2015 – Revised April 2017
Copyright © 2015–2017, Texas Instruments Incorporated
Register Descriptions
3.7.6 VRTC_CTRL Register (Address = 1A8h) [reset = X]
VRTC_CTRL is shown in
and described in
Return to
VRTC Control Register
RESET register domain: HWRST
Figure 3-62. VRTC_CTRL Register
7
6
5
4
3
2
1
0
VRTC_18_15
VRTC_EN_SLP
VRTC_EN_OF
F
VRTC_PWEN
RESERVED
R-X
R/W-1h
R/W-1h
R/W-1h
R-0h
Table 3-69. VRTC_CTRL Register Field Descriptions
Bit
Field
Type
Reset
Description
7
VRTC_18_15
R
X
VRTC voltage selection. This bit will allow to decrease the power
consumption in BACKUP mode by setting the VRTC at 1.5V.
0: 1.8V (default)
1: 1.5V
6
VRTC_EN_SLP
R/W
1h
0: VRTC is configured in the standard power mode configuration
when device is in SLEEP state (biasing also in SLEEP state).
1: VRTC is configured in a low-power mode configuration when
device is in SLEEP state (biasing also in SLEEP state) (default).
5
VRTC_EN_OFF
R/W
1h
0: VRTC is configured in the standard power mode configuration
when device is in OFF state (biasing also in OFF state)
1: VRTC is configured in a low-power mode configuration when
device is in OFF state (biasing also in OFF state) (default).
4
VRTC_PWEN
R/W
1h
0: VRTC is configured in a low-power mode configuration.
1: VRTC is configured in the standard power mode configuration
(default)
3-0
RESERVED
R
0h