FUNC_INTERRUPT Registers
127
SLVUAH1C – June 2015 – Revised April 2017
Copyright © 2015–2017, Texas Instruments Incorporated
Register Descriptions
3.10.10 INT4_STATUS Register (Address = 21Fh) [reset = 0h]
INT4_STATUS is shown in
and described in
.
Return to
Interrupt Status Register #4
The bit can be cleared on read or cleared by writing 1(see INT_CTRL.INT_CLEAR)
RESET register domain: HWRST
Figure 3-108. INT4_STATUS Register
7
6
5
4
3
2
1
0
RESERVED
GPIO_6
GPIO_5
GPIO_4
GPIO_3
GPIO_2
GPIO_1
GPIO_0
RC-0h
RC-0h
RC-0h
RC-0h
RC-0h
RC-0h
RC-0h
RC-0h
Table 3-118. INT4_STATUS Register Field Descriptions
Bit
Field
Type
Reset
Description
7
RESERVED
RC
0h
6
GPIO_6
RC
0h
GPIO_6 status bit register associated to GPIO_6 pin
0: no detection
1: Rising or Falling edge are detected
5
GPIO_5
RC
0h
GPIO_5 status bit register associated to GPIO_5 pin
0: no detection
1: Rising or Falling edge are detected
4
GPIO_4
RC
0h
GPIO_4 status bit register associated to GPIO_4 pin
0: no detection
1: Rising or Falling edge are detected
3
GPIO_3
RC
0h
GPIO_3 status bit register associated to GPIO_3 pin
0: no detection
1: Rising or Falling edge are detected
2
GPIO_2
RC
0h
GPIO_2 status bit register associated to GPIO_2 pin
0: no detection
1: Rising or Falling edge are detected
1
GPIO_1
RC
0h
GPIO_1 status bit register associated to GPIO_1 pin
0: no detection
1: Rising or Falling edge are detected
0
GPIO_0
RC
0h
GPIO_0 status bit register associated to GPIO_0 pin
0: no detection
1: Rising or Falling edge are detected