FUNC_SMPS Registers
45
SLVUAH1C – June 2015 – Revised April 2017
Copyright © 2015–2017, Texas Instruments Incorporated
Register Descriptions
3.3.22 SMPS_PLL_CTRL Register (Address = 14Dh) [reset = 0h]
SMPS_PLL_CTRL is shown in
and described in
.
Return to
SMPS PLL control register.
RESET register domain: HWRST
Figure 3-36. SMPS_PLL_CTRL Register
7
6
5
4
3
2
1
0
RESERVED
PLL_EN_BYPA
SS
PLL_BYPASS_
CLK
RESERVED
RESERVED
R-0h
R/W-0h
R/W-0h
R-0h
R-0h
Table 3-39. SMPS_PLL_CTRL Register Field Descriptions
Bit
Field
Type
Reset
Description
7-4
RESERVED
R
0h
3
PLL_EN_BYPASS
R/W
0h
Enable/disable the bypass mode
0: No Bypass (default)
1: Bypass is enabled
2
PLL_BYPASS_CLK
R/W
0h
Allow to bypass the 6x frequency clock
0: No Bypass (default)
1: Bypass is enabled
1
RESERVED
R
0h
0
RESERVED
R
0h