FUNC_LDO Registers
52
SLVUAH1C – June 2015 – Revised April 2017
Copyright © 2015–2017, Texas Instruments Incorporated
Register Descriptions
3.4.5 LDO3_CTRL Register (Address = 154h) [reset = 0h]
LDO3_CTRL is shown in
and described in
.
Return to
LDO3 control register
RESET register domain: HWRST (MODE_ACTIVE and MODE_SLEEP are in SWORST domain)
MODE_SLEEP is used when NSLEEP/ENABLE1/ENABL2 signals select the resource. MODE_ACTIVE is
used when none of NSLEEP/ENABLE1/ENABL2 signals select the resource.
Figure 3-41. LDO3_CTRL Register
7
6
5
4
3
2
1
0
WR_S
RESERVED
STATUS
RESERVED
MODE_SLEEP
RESERVED
MODE_ACTIV
E
R/W-0h
R-0h
R-0h
R-0h
R/W-0h
R-0h
R/W-0h
Table 3-45. LDO3_CTRL Register Field Descriptions
Bit
Field
Type
Reset
Description
7
WR_S
R/W
0h
Warm reset sensitivity
0: Re-load the default LDO3_VOLTAGE register value during Warm
Reset
1: Maintain current voltage during Warm Reset (no voltage change)
6-5
RESERVED
R
0h
4
STATUS
R
0h
LDO3 Status
0: OFF
1: ON
3
RESERVED
R
0h
2
MODE_SLEEP
R/W
0h
LDO3 SLEEP Mode
0: OFF
1: ON
1
RESERVED
R
0h
0
MODE_ACTIVE
R/W
0h
LDO3 ACTIVE Mode
0: OFF
1: ON