FUNC_PMU_CONTROL Registers
85
SLVUAH1C – June 2015 – Revised April 2017
Copyright © 2015–2017, Texas Instruments Incorporated
Register Descriptions
3.7.14 PMU_SECONDARY_INT Register (Address = 1B5h) [reset = X]
PMU_SECONDARY_INT is shown in
and described in
Return to
Configuration and status of the Secondary Interrupt Handler
RESET register domain: HWRST
Figure 3-70. PMU_SECONDARY_INT Register
7
6
5
4
3
2
1
0
RESERVED
RESERVED
RESERVED
FSD_INT_SRC
RESERVED
RESERVED
RESERVED
FSD_MASK
R-0h
R-0h
R-0h
RC-0h
R-0h
R-0h
R-0h
R/W-X
Table 3-77. PMU_SECONDARY_INT Register Field Descriptions
Bit
Field
Type
Reset
Description
7
RESERVED
R
0h
6
RESERVED
R
0h
5
RESERVED
R
0h
4
FSD_INT_SRC
RC
0h
First Supply Detection (FSD) interrupt status source
0: First Supply Detection (FSD) is not the source of interrupt line
BB_FSD
1: First Supply Detection (FSD) is the source of interrupt line
BB_FSD
3
RESERVED
R
0h
2
RESERVED
R
0h
1
RESERVED
R
0h
0
FSD_MASK
R/W
X
Secondary level of mask for FSD_BB interrupt line. First Supply
Detection (FSD) Mask.
0: Un-masked
1: Masked