Section 2
CPU
Rev. 0.50 May 18, 2006 Page 55 of 1588
REJ09B0313-0050
Compatibility
Instruction
Instruction Code
Operation
Execu-
tion
Cycles
T Bit
SH2,
SH2E SH4 SH-2A
EXTU.B Rm,Rn
0110nnnnmmmm1100
Byte in Rm is
zero-extended
→
Rn
1
Yes
Yes
Yes
EXTU.W Rm,Rn
0110nnnnmmmm1101
Word in Rm is
zero-extended
→
Rn
1
Yes
Yes
Yes
MAC.L @Rm+,@Rn+
0000nnnnmmmm1111
Signed operation of (Rn)
×
(Rm) + MAC
→
MAC
32
×
32 + 64
→
64 bits
4
Yes
Yes
Yes
MAC.W @Rm+,@Rn+
0100nnnnmmmm1111
Signed operation of (Rn)
×
(Rm) + MAC
→
MAC
16
×
16 + 64
→
64 bits
3
Yes
Yes
Yes
MUL.L Rm,Rn
0000nnnnmmmm0111
Rn
×
Rm
→
MACL
32
×
32
→
32 bits
2
Yes
Yes
Yes
MULR R0,Rn
0100nnnn10000000
R0
×
Rn
→
Rn
32
×
32
→
32 bits
2
Yes
MULS.W Rm,Rn
0010nnnnmmmm1111
Signed operation of Rn
×
Rm
→
MACL
16
×
16
→
32 bits
1
Yes
Yes
Yes
MULU.W Rm,Rn
0010nnnnmmmm1110
Unsigned operation of Rn
×
Rm
→
MACL
16
×
16
→
32 bits
1
Yes
Yes
Yes
NEG Rm,Rn
0110nnnnmmmm1011
0-Rm
→
Rn
1
Yes
Yes
Yes
NEGC Rm,Rn
0110nnnnmmmm1010
0-Rm-T
→
Rn, borrow
→
T
1
Borrow Yes
Yes Yes
SUB Rm,Rn
0011nnnnmmmm1000
Rn-Rm
→
Rn
1
Yes
Yes
Yes
SUBC Rm,Rn
0011nnnnmmmm1010
Rn-Rm-T
→
Rn, borrow
→
T
1
Borrow Yes
Yes Yes
SUBV Rm,Rn
0011nnnnmmmm1011
Rn-Rm
→
Rn, underflow
→
T
1
Over-
flow
Yes Yes
Yes
Summary of Contents for Single-Chip Microcomputer SH7203
Page 2: ...Rev 0 50 May 18 2006 Page ii of xxx ...
Page 30: ...Rev 0 50 May 18 2006 Page xxx of xxx ...
Page 52: ...Section 1 Overview Rev 0 50 May 18 2006 Page 22 of 1588 REJ09B0313 0050 ...
Page 98: ...Section 2 CPU Rev 0 50 May 18 2006 Page 68 of 1588 REJ09B0313 0050 ...
Page 128: ...Section 4 Clock Pulse Generator CPG Rev 0 50 May 18 2006 Page 98 of 1588 REJ09B0313 0050 ...
Page 200: ...Section 6 Interrupt Controller INTC Rev 0 50 May 18 2006 Page 170 of 1588 REJ09B0313 0050 ...
Page 242: ...Section 8 Cache Rev 0 50 May 18 2006 Page 212 of 1588 REJ09B0313 0050 ...
Page 400: ...Section 9 Bus State Controller BSC Rev 0 50 May 18 2006 Page 370 of 1588 REJ09B0313 0050 ...
Page 696: ...Section 13 Watchdog Timer WDT Rev 0 50 May 18 2006 Page 666 of 1588 REJ09B0313 0050 ...
Page 726: ...Section 14 Realtime Clock RTC Rev 0 50 May 18 2006 Page 696 of 1588 REJ09B0313 0050 ...
Page 876: ...Section 17 I2 C Bus Interface 3 IIC3 Rev 0 50 May 18 2006 Page 846 of 1588 REJ09B0313 0050 ...
Page 1054: ...Section 21 D A Converter DAC Rev 0 50 May 18 2006 Page 1024 of 1588 REJ09B0313 0050 ...
Page 1294: ...Section 24 LCD Controller LCDC Rev 0 50 May 18 2006 Page 1264 of 1588 REJ09B0313 0050 ...
Page 1386: ...Section 26 I O Ports Rev 0 50 May 18 2006 Page 1356 of 1588 REJ09B0313 0050 ...
Page 1512: ...Section 30 List of Registers Rev 0 50 May 18 2006 Page 1482 of 1588 REJ09B0313 0050 ...
Page 1598: ...Section 31 Electrical Characteristics Rev 0 50 May 18 2006 Page 1568 of 1588 REJ09B0313 0050 ...
Page 1606: ...Appendix Rev 0 50 May 18 2006 Page 1576 of 1588 REJ09B0313 0050 ...
Page 1618: ...Rev 0 50 May 18 2006 Page 1588 of 1588 REJ09B0313 0050 ...
Page 1621: ......
Page 1622: ...SH7203 Group Hardware Manual ...