Rev. 0.50 May 18, 2006 Page xxviii of xxx
Section 29 User Debugging Interface (H-UDI)............................................... 1399
29.1
Features............................................................................................................................ 1399
29.2
Input/Output Pins ............................................................................................................. 1400
29.3
Register Descriptions ....................................................................................................... 1401
29.3.1
Bypass Register (SDBPR) .................................................................................. 1401
29.3.2
Instruction Register (SDIR) ................................................................................ 1401
29.4
Operation ......................................................................................................................... 1403
29.4.1
TAP Controller ................................................................................................... 1403
29.4.2
Reset Configuration ............................................................................................ 1404
29.4.3
TDO Output Timing ........................................................................................... 1404
29.4.4
H-UDI Reset ....................................................................................................... 1405
29.4.5
H-UDI Interrupt .................................................................................................. 1405
29.5
Usage Notes ..................................................................................................................... 1406
Section 30 List of Registers............................................................................. 1407
30.1
Register Addresses
(by functional module, in order of the corresponding section numbers) ......................... 1408
30.2
Register Bits..................................................................................................................... 1431
30.3
Register States in Each Operating Mode ......................................................................... 1479
Section 31 Electrical Characteristics ............................................................... 1483
31.1
Absolute Maximum Ratings ............................................................................................ 1483
31.2
Power-on/Power-off Sequence ........................................................................................ 1484
31.3
DC Characteristics ........................................................................................................... 1485
31.4
AC Characteristics ........................................................................................................... 1493
31.4.1
Clock Timing ...................................................................................................... 1494
31.4.2
Control Signal Timing ........................................................................................ 1498
31.4.3
Bus Timing ......................................................................................................... 1501
31.4.4
UBC Trigger Timing .......................................................................................... 1536
31.4.5
DMAC Module Timing ...................................................................................... 1537
31.4.6
MTU2 Module Timing ....................................................................................... 1538
31.4.7
Watchdog Timer Timing .................................................................................... 1539
31.4.8
SCIF Module Timing.......................................................................................... 1540
31.4.9
Serial Communication Unit (SSU) Timing......................................................... 1541
31.4.10
IIC3 Module Timing........................................................................................... 1544
31.4.11
SSI Module Timing ............................................................................................ 1546
31.4.12
RCAN-TL1 Module Timing ............................................................................... 1548
31.4.13
A/D Trigger Input Timing .................................................................................. 1549
31.4.14
FLCTL Module Timing ...................................................................................... 1550
Summary of Contents for Single-Chip Microcomputer SH7203
Page 2: ...Rev 0 50 May 18 2006 Page ii of xxx ...
Page 30: ...Rev 0 50 May 18 2006 Page xxx of xxx ...
Page 52: ...Section 1 Overview Rev 0 50 May 18 2006 Page 22 of 1588 REJ09B0313 0050 ...
Page 98: ...Section 2 CPU Rev 0 50 May 18 2006 Page 68 of 1588 REJ09B0313 0050 ...
Page 128: ...Section 4 Clock Pulse Generator CPG Rev 0 50 May 18 2006 Page 98 of 1588 REJ09B0313 0050 ...
Page 200: ...Section 6 Interrupt Controller INTC Rev 0 50 May 18 2006 Page 170 of 1588 REJ09B0313 0050 ...
Page 242: ...Section 8 Cache Rev 0 50 May 18 2006 Page 212 of 1588 REJ09B0313 0050 ...
Page 400: ...Section 9 Bus State Controller BSC Rev 0 50 May 18 2006 Page 370 of 1588 REJ09B0313 0050 ...
Page 696: ...Section 13 Watchdog Timer WDT Rev 0 50 May 18 2006 Page 666 of 1588 REJ09B0313 0050 ...
Page 726: ...Section 14 Realtime Clock RTC Rev 0 50 May 18 2006 Page 696 of 1588 REJ09B0313 0050 ...
Page 876: ...Section 17 I2 C Bus Interface 3 IIC3 Rev 0 50 May 18 2006 Page 846 of 1588 REJ09B0313 0050 ...
Page 1054: ...Section 21 D A Converter DAC Rev 0 50 May 18 2006 Page 1024 of 1588 REJ09B0313 0050 ...
Page 1294: ...Section 24 LCD Controller LCDC Rev 0 50 May 18 2006 Page 1264 of 1588 REJ09B0313 0050 ...
Page 1386: ...Section 26 I O Ports Rev 0 50 May 18 2006 Page 1356 of 1588 REJ09B0313 0050 ...
Page 1512: ...Section 30 List of Registers Rev 0 50 May 18 2006 Page 1482 of 1588 REJ09B0313 0050 ...
Page 1598: ...Section 31 Electrical Characteristics Rev 0 50 May 18 2006 Page 1568 of 1588 REJ09B0313 0050 ...
Page 1606: ...Appendix Rev 0 50 May 18 2006 Page 1576 of 1588 REJ09B0313 0050 ...
Page 1618: ...Rev 0 50 May 18 2006 Page 1588 of 1588 REJ09B0313 0050 ...
Page 1621: ......
Page 1622: ...SH7203 Group Hardware Manual ...