Rev. 0.50 May 18, 2006 Page xxi of xxx
18.3.1
Control Register (SSICR) ..................................................................................... 852
18.3.2
Status Register (SSISR) ........................................................................................ 858
18.3.3
Transmit Data Register (SSITDR) ........................................................................ 863
18.3.4
Receive Data Register (SSIRDR) ......................................................................... 863
18.4
Operation Description ........................................................................................................ 864
18.4.1
Bus Format............................................................................................................ 864
18.4.2
Non-Compressed Modes....................................................................................... 865
18.4.3
Operation Modes................................................................................................... 875
18.4.4
Transmit Operation ............................................................................................... 876
18.4.5
Receive Operation................................................................................................. 879
18.4.6
Temporary Stop and Restart Procedures in Transmit Mode ................................. 882
18.4.7
Serial Bit Clock Control........................................................................................ 883
18.5
Usage Notes ....................................................................................................................... 884
18.5.1
Limitations from Overflow during Receive DMA Operation............................... 884
18.5.2
Note on Using Oversampling Clock ..................................................................... 884
Section 19 Controller Area Network (RCAN-TL1) ..........................................885
19.1
Summary............................................................................................................................ 885
19.1.1
Overview............................................................................................................... 885
19.1.2
Scope..................................................................................................................... 885
19.1.3
Audience ............................................................................................................... 885
19.1.4
References............................................................................................................. 885
19.1.5
Features................................................................................................................. 886
19.2
Architecture ....................................................................................................................... 887
19.3
Programming Model - Overview ....................................................................................... 890
19.3.1
Memory Map ........................................................................................................ 890
19.3.2
Mailbox Structure ................................................................................................. 892
19.3.3
RCAN-TL1 Control Registers .............................................................................. 909
19.3.4
RCAN-TL1 Mailbox Registers............................................................................. 930
19.3.5
Timer Registers..................................................................................................... 945
19.4
Application Note................................................................................................................ 959
19.4.1
Test Mode Settings ............................................................................................... 959
19.4.2
Configuration of RCAN-TL1................................................................................ 961
19.4.3
Message Transmission Sequence.......................................................................... 966
19.4.4
Message Receive Sequence .................................................................................. 980
19.4.5
Reconfiguration of Mailbox.................................................................................. 982
19.5
Interrupt Sources................................................................................................................ 984
19.6
DMAC Interface ................................................................................................................ 985
19.7
CAN Bus Interface............................................................................................................. 986
19.8
Setting I/O Ports for RCAN-TL1....................................................................................... 987
Summary of Contents for Single-Chip Microcomputer SH7203
Page 2: ...Rev 0 50 May 18 2006 Page ii of xxx ...
Page 30: ...Rev 0 50 May 18 2006 Page xxx of xxx ...
Page 52: ...Section 1 Overview Rev 0 50 May 18 2006 Page 22 of 1588 REJ09B0313 0050 ...
Page 98: ...Section 2 CPU Rev 0 50 May 18 2006 Page 68 of 1588 REJ09B0313 0050 ...
Page 128: ...Section 4 Clock Pulse Generator CPG Rev 0 50 May 18 2006 Page 98 of 1588 REJ09B0313 0050 ...
Page 200: ...Section 6 Interrupt Controller INTC Rev 0 50 May 18 2006 Page 170 of 1588 REJ09B0313 0050 ...
Page 242: ...Section 8 Cache Rev 0 50 May 18 2006 Page 212 of 1588 REJ09B0313 0050 ...
Page 400: ...Section 9 Bus State Controller BSC Rev 0 50 May 18 2006 Page 370 of 1588 REJ09B0313 0050 ...
Page 696: ...Section 13 Watchdog Timer WDT Rev 0 50 May 18 2006 Page 666 of 1588 REJ09B0313 0050 ...
Page 726: ...Section 14 Realtime Clock RTC Rev 0 50 May 18 2006 Page 696 of 1588 REJ09B0313 0050 ...
Page 876: ...Section 17 I2 C Bus Interface 3 IIC3 Rev 0 50 May 18 2006 Page 846 of 1588 REJ09B0313 0050 ...
Page 1054: ...Section 21 D A Converter DAC Rev 0 50 May 18 2006 Page 1024 of 1588 REJ09B0313 0050 ...
Page 1294: ...Section 24 LCD Controller LCDC Rev 0 50 May 18 2006 Page 1264 of 1588 REJ09B0313 0050 ...
Page 1386: ...Section 26 I O Ports Rev 0 50 May 18 2006 Page 1356 of 1588 REJ09B0313 0050 ...
Page 1512: ...Section 30 List of Registers Rev 0 50 May 18 2006 Page 1482 of 1588 REJ09B0313 0050 ...
Page 1598: ...Section 31 Electrical Characteristics Rev 0 50 May 18 2006 Page 1568 of 1588 REJ09B0313 0050 ...
Page 1606: ...Appendix Rev 0 50 May 18 2006 Page 1576 of 1588 REJ09B0313 0050 ...
Page 1618: ...Rev 0 50 May 18 2006 Page 1588 of 1588 REJ09B0313 0050 ...
Page 1621: ......
Page 1622: ...SH7203 Group Hardware Manual ...