Rev. 0.50 May 18, 2006 Page xxvii of xxx
26.7
Port F................................................................................................................................ 1348
26.7.1
Register Descriptions .......................................................................................... 1349
26.7.2
Port F Data Registers H and L (PFDRH, PFDRL) ............................................. 1349
26.7.3
Port F Port Registers H and L (PFPRH, PFPRL)................................................ 1353
26.8
Usage Notes ..................................................................................................................... 1355
Section 27 On-Chip RAM ...............................................................................1357
27.1
Features ............................................................................................................................ 1357
27.2
Usage Notes ..................................................................................................................... 1359
27.2.1
Page Conflict....................................................................................................... 1359
27.2.2
RAME and RAMWE Bits .................................................................................. 1359
27.2.3
Areas where Placing Instructions is Prohibited................................................... 1360
Section 28 Power-Down Modes ......................................................................1361
28.1
Features ............................................................................................................................ 1361
28.1.1
Power-Down Modes ........................................................................................... 1361
28.2
Register Descriptions ....................................................................................................... 1364
28.2.1
Standby Control Register (STBCR).................................................................... 1365
28.2.2
Standby Control Register 2 (STBCR2)............................................................... 1366
28.2.3
Standby Control Register 3 (STBCR3)............................................................... 1367
28.2.4
Standby Control Register 4 (STBCR4)............................................................... 1369
28.2.5
Standby Control Register 5 (STBCR5)............................................................... 1371
28.2.6
Standby Control Register 6 (STBCR6)............................................................... 1373
28.2.7
System Control Register 1 (SYSCR1) ................................................................ 1375
28.2.8
System Control Register 2 (SYSCR2) ................................................................ 1377
28.2.9
System Control Register 3 (SYSCR3) ................................................................ 1378
28.2.10
Deep Standby Control Register (DSCTR) .......................................................... 1380
28.2.11
Deep Standby Control Register 2 (DSCTR2) ..................................................... 1382
28.2.12
Deep Standby Cancel Source Select Register (DSSSR) ..................................... 1383
28.2.13
Deep Standby Cancel Source Flag Register (DSFR) .......................................... 1385
28.3
Operation ......................................................................................................................... 1387
28.3.1
Sleep Mode ......................................................................................................... 1387
28.3.2
Software Standby Mode...................................................................................... 1388
28.3.3
Software Standby Mode Application Example................................................... 1390
28.3.4
Deep Standby Mode............................................................................................ 1391
28.3.5
Module Standby Function................................................................................... 1397
28.4
Usage Notes ..................................................................................................................... 1398
Summary of Contents for Single-Chip Microcomputer SH7203
Page 2: ...Rev 0 50 May 18 2006 Page ii of xxx ...
Page 30: ...Rev 0 50 May 18 2006 Page xxx of xxx ...
Page 52: ...Section 1 Overview Rev 0 50 May 18 2006 Page 22 of 1588 REJ09B0313 0050 ...
Page 98: ...Section 2 CPU Rev 0 50 May 18 2006 Page 68 of 1588 REJ09B0313 0050 ...
Page 128: ...Section 4 Clock Pulse Generator CPG Rev 0 50 May 18 2006 Page 98 of 1588 REJ09B0313 0050 ...
Page 200: ...Section 6 Interrupt Controller INTC Rev 0 50 May 18 2006 Page 170 of 1588 REJ09B0313 0050 ...
Page 242: ...Section 8 Cache Rev 0 50 May 18 2006 Page 212 of 1588 REJ09B0313 0050 ...
Page 400: ...Section 9 Bus State Controller BSC Rev 0 50 May 18 2006 Page 370 of 1588 REJ09B0313 0050 ...
Page 696: ...Section 13 Watchdog Timer WDT Rev 0 50 May 18 2006 Page 666 of 1588 REJ09B0313 0050 ...
Page 726: ...Section 14 Realtime Clock RTC Rev 0 50 May 18 2006 Page 696 of 1588 REJ09B0313 0050 ...
Page 876: ...Section 17 I2 C Bus Interface 3 IIC3 Rev 0 50 May 18 2006 Page 846 of 1588 REJ09B0313 0050 ...
Page 1054: ...Section 21 D A Converter DAC Rev 0 50 May 18 2006 Page 1024 of 1588 REJ09B0313 0050 ...
Page 1294: ...Section 24 LCD Controller LCDC Rev 0 50 May 18 2006 Page 1264 of 1588 REJ09B0313 0050 ...
Page 1386: ...Section 26 I O Ports Rev 0 50 May 18 2006 Page 1356 of 1588 REJ09B0313 0050 ...
Page 1512: ...Section 30 List of Registers Rev 0 50 May 18 2006 Page 1482 of 1588 REJ09B0313 0050 ...
Page 1598: ...Section 31 Electrical Characteristics Rev 0 50 May 18 2006 Page 1568 of 1588 REJ09B0313 0050 ...
Page 1606: ...Appendix Rev 0 50 May 18 2006 Page 1576 of 1588 REJ09B0313 0050 ...
Page 1618: ...Rev 0 50 May 18 2006 Page 1588 of 1588 REJ09B0313 0050 ...
Page 1621: ......
Page 1622: ...SH7203 Group Hardware Manual ...