Rev. 0.50 May 18, 2006 Page xi of xxx
5.2.4
Manual Reset ........................................................................................................ 108
5.3
Address Errors ................................................................................................................... 109
5.3.1
Address Error Sources .......................................................................................... 109
5.3.2
Address Error Exception Handling ....................................................................... 110
5.4
Register Bank Errors.......................................................................................................... 111
5.4.1
Register Bank Error Sources................................................................................. 111
5.4.2
Register Bank Error Exception Handling ............................................................. 111
5.5
Interrupts ............................................................................................................................ 112
5.5.1
Interrupt Sources................................................................................................... 112
5.5.2
Interrupt Priority Level ......................................................................................... 113
5.5.3
Interrupt Exception Handling................................................................................ 114
5.6
Exceptions Triggered by Instructions ................................................................................ 115
5.6.1
Types of Exceptions Triggered by Instructions .................................................... 115
5.6.2
Trap Instructions ................................................................................................... 116
5.6.3
Slot Illegal Instructions ......................................................................................... 116
5.6.4
General Illegal Instructions................................................................................... 117
5.6.5
Integer Division Instructions................................................................................. 117
5.6.6
Floating Point Operation Instructions ................................................................... 118
5.7
When Exception Sources Are Not Accepted ..................................................................... 119
5.8
Stack Status after Exception Handling Ends...................................................................... 120
5.9
Usage Notes ....................................................................................................................... 122
5.9.1
Value of Stack Pointer (SP) .................................................................................. 122
5.9.2
Value of Vector Base Register (VBR) .................................................................. 122
5.9.3
Address Errors Caused by Stacking of Address Error Exception Handling ......... 122
Section 6 Interrupt Controller (INTC) ...............................................................123
6.1
Features .............................................................................................................................. 123
6.2
Input/Output Pins ............................................................................................................... 125
6.3
Register Descriptions ......................................................................................................... 126
6.3.1
Interrupt Priority Registers 01, 02, 05 to 17 (IPR01, IPR02, IPR05 to IPR17) .... 127
6.3.2
Interrupt Control Register 0 (ICR0)...................................................................... 129
6.3.3
Interrupt Control Register 1 (ICR1)...................................................................... 130
6.3.4
Interrupt Control Register 2 (ICR2)...................................................................... 131
6.3.5
IRQ Interrupt Request Register (IRQRR)............................................................. 132
6.3.6
PINT Interrupt Enable Register (PINTER)........................................................... 134
6.3.7
PINT Interrupt Request Register (PIRR) .............................................................. 135
6.3.8
Bank Control Register (IBCR).............................................................................. 136
6.3.9
Bank Number Register (IBNR)............................................................................. 137
6.4
Interrupt Sources................................................................................................................ 139
6.4.1
NMI Interrupt........................................................................................................ 139
Summary of Contents for Single-Chip Microcomputer SH7203
Page 2: ...Rev 0 50 May 18 2006 Page ii of xxx ...
Page 30: ...Rev 0 50 May 18 2006 Page xxx of xxx ...
Page 52: ...Section 1 Overview Rev 0 50 May 18 2006 Page 22 of 1588 REJ09B0313 0050 ...
Page 98: ...Section 2 CPU Rev 0 50 May 18 2006 Page 68 of 1588 REJ09B0313 0050 ...
Page 128: ...Section 4 Clock Pulse Generator CPG Rev 0 50 May 18 2006 Page 98 of 1588 REJ09B0313 0050 ...
Page 200: ...Section 6 Interrupt Controller INTC Rev 0 50 May 18 2006 Page 170 of 1588 REJ09B0313 0050 ...
Page 242: ...Section 8 Cache Rev 0 50 May 18 2006 Page 212 of 1588 REJ09B0313 0050 ...
Page 400: ...Section 9 Bus State Controller BSC Rev 0 50 May 18 2006 Page 370 of 1588 REJ09B0313 0050 ...
Page 696: ...Section 13 Watchdog Timer WDT Rev 0 50 May 18 2006 Page 666 of 1588 REJ09B0313 0050 ...
Page 726: ...Section 14 Realtime Clock RTC Rev 0 50 May 18 2006 Page 696 of 1588 REJ09B0313 0050 ...
Page 876: ...Section 17 I2 C Bus Interface 3 IIC3 Rev 0 50 May 18 2006 Page 846 of 1588 REJ09B0313 0050 ...
Page 1054: ...Section 21 D A Converter DAC Rev 0 50 May 18 2006 Page 1024 of 1588 REJ09B0313 0050 ...
Page 1294: ...Section 24 LCD Controller LCDC Rev 0 50 May 18 2006 Page 1264 of 1588 REJ09B0313 0050 ...
Page 1386: ...Section 26 I O Ports Rev 0 50 May 18 2006 Page 1356 of 1588 REJ09B0313 0050 ...
Page 1512: ...Section 30 List of Registers Rev 0 50 May 18 2006 Page 1482 of 1588 REJ09B0313 0050 ...
Page 1598: ...Section 31 Electrical Characteristics Rev 0 50 May 18 2006 Page 1568 of 1588 REJ09B0313 0050 ...
Page 1606: ...Appendix Rev 0 50 May 18 2006 Page 1576 of 1588 REJ09B0313 0050 ...
Page 1618: ...Rev 0 50 May 18 2006 Page 1588 of 1588 REJ09B0313 0050 ...
Page 1621: ......
Page 1622: ...SH7203 Group Hardware Manual ...