Section 1 Overview
Rev. 0.50 May 18, 2006 Page 10 of 1588
REJ09B0313-0050
1.3 Block
Diagram
SH-2A
CPU core
Internal CPU bus
(IC bus)
Internal DMA bus
(ID bus)
Peripheral bus (P clock)
DREQ input
DACK output
TEND output
Cache
controller
Instruction
cache memory
8 Kbytes
Operand
cache memory
8 Kbytes
On-chip RAM
(high-speed)
64 Kbytes
Pin function
controller
(PFC)
Compare
match
timer
(CMT)
I/O ports
Port
General I/O
Clock pulse
generator
(CPG)
Port
EXTAL input
XTAL output
CKIO I/O
Clock mode input
Interrupt
controller
(INTC)
Port
RES
input
MRES
input
MMI input
IRQ input
PINT input
IRQOUT
output
Multi-function
timer pulse
unit 2
(MTU2)
Port
Timer pulse I/O
User
debugging
interface
(H-UDI)
Port
JTAG I/O
Power-down
mode
control
On-chip RAM
(retention)
16 Kbytes
AND/NAND
flash memory
controller
(FLCTL)
Port
Flash memory
I/F I/O
D/A converter
(DAC)
Port
Analog output
A/D converter
(ADC)
Port
Analog input
ADTRG
input
Controller
area
network
(RCAN-TL1)
Port
CAN bus I/O
Serial
sound
interface
(SSI)
Port
Serial I/O
Audio clock input
Serial
communication
interface with FIFO
(SCIF)
Port
Serial I/O
Watchdog
timer
(WDT)
Port
WDTOVF
output
Realtime
clock
(RTC)
Port
RTC_X1 input
RTC_X2 output
Internal LCD bus
(IL bus)
LCD I/F I/O
USB2.0 host/
function module
(USB)
Port
USB bus I/O
USB clock input
Bus state
controller
(BSC)
Port
External bus I/O
External bus width
mode input
User break
controller
(UBC)
UBCTRG
output
LCD
controller
(LCDC)
Peripheral
bus controller
Direct memory
access
controller
(DMAC)
Floating-point
unit (FPU)
Internal bus
(I bus)
(B clock)
Po
rt
Po
rt
Po
rt
CPU bus
(C bus)
(I clock)
CPU memory access bus (M bus)
CPU instruction fetch bus (F bus)
Port
Serial I/O
Synchronous
serial commnication
unit
(SSU)
I
2
C bus
interface 3
(IIC3)
Port
I
2
C bus I/O
Figure 1.1 Block Diagram
Summary of Contents for Single-Chip Microcomputer SH7203
Page 2: ...Rev 0 50 May 18 2006 Page ii of xxx ...
Page 30: ...Rev 0 50 May 18 2006 Page xxx of xxx ...
Page 52: ...Section 1 Overview Rev 0 50 May 18 2006 Page 22 of 1588 REJ09B0313 0050 ...
Page 98: ...Section 2 CPU Rev 0 50 May 18 2006 Page 68 of 1588 REJ09B0313 0050 ...
Page 128: ...Section 4 Clock Pulse Generator CPG Rev 0 50 May 18 2006 Page 98 of 1588 REJ09B0313 0050 ...
Page 200: ...Section 6 Interrupt Controller INTC Rev 0 50 May 18 2006 Page 170 of 1588 REJ09B0313 0050 ...
Page 242: ...Section 8 Cache Rev 0 50 May 18 2006 Page 212 of 1588 REJ09B0313 0050 ...
Page 400: ...Section 9 Bus State Controller BSC Rev 0 50 May 18 2006 Page 370 of 1588 REJ09B0313 0050 ...
Page 696: ...Section 13 Watchdog Timer WDT Rev 0 50 May 18 2006 Page 666 of 1588 REJ09B0313 0050 ...
Page 726: ...Section 14 Realtime Clock RTC Rev 0 50 May 18 2006 Page 696 of 1588 REJ09B0313 0050 ...
Page 876: ...Section 17 I2 C Bus Interface 3 IIC3 Rev 0 50 May 18 2006 Page 846 of 1588 REJ09B0313 0050 ...
Page 1054: ...Section 21 D A Converter DAC Rev 0 50 May 18 2006 Page 1024 of 1588 REJ09B0313 0050 ...
Page 1294: ...Section 24 LCD Controller LCDC Rev 0 50 May 18 2006 Page 1264 of 1588 REJ09B0313 0050 ...
Page 1386: ...Section 26 I O Ports Rev 0 50 May 18 2006 Page 1356 of 1588 REJ09B0313 0050 ...
Page 1512: ...Section 30 List of Registers Rev 0 50 May 18 2006 Page 1482 of 1588 REJ09B0313 0050 ...
Page 1598: ...Section 31 Electrical Characteristics Rev 0 50 May 18 2006 Page 1568 of 1588 REJ09B0313 0050 ...
Page 1606: ...Appendix Rev 0 50 May 18 2006 Page 1576 of 1588 REJ09B0313 0050 ...
Page 1618: ...Rev 0 50 May 18 2006 Page 1588 of 1588 REJ09B0313 0050 ...
Page 1621: ......
Page 1622: ...SH7203 Group Hardware Manual ...