Rev. 0.50 May 18, 2006 Page xvi of xxx
11.4.9
A/D Converter Start Request Delaying Function.................................................. 570
11.4.10
TCNT Capture at Crest and/or Trough in Complementary PWM Operation ....... 574
11.5
Interrupt Sources................................................................................................................ 575
11.5.1
Interrupt Sources and Priorities ............................................................................ 575
11.5.2
DMAC Activation ................................................................................................ 577
11.5.3
A/D Converter Activation..................................................................................... 577
11.6
Operation Timing............................................................................................................... 579
11.6.1
Input/Output Timing ............................................................................................. 579
11.6.2
Interrupt Signal Timing ........................................................................................ 586
11.7
Usage Notes ....................................................................................................................... 590
11.7.1
Module Standby Mode Setting ............................................................................. 590
11.7.2
Input Clock Restrictions ....................................................................................... 590
11.7.3
Caution on Period Setting ..................................................................................... 591
11.7.4
Contention between TCNT Write and Clear Operations...................................... 591
11.7.5
Contention between TCNT Write and Increment Operations............................... 592
11.7.6
Contention between TGR Write and Compare Match .......................................... 593
11.7.7
Contention between Buffer Register Write and Compare Match ......................... 594
11.7.8
Contention between Buffer Register Write and TCNT Clear ............................... 595
11.7.9
Contention between TGR Read and Input Capture............................................... 596
11.7.10
Contention between TGR Write and Input Capture.............................................. 597
11.7.11
Contention between Buffer Register Write and Input Capture ............................. 598
11.7.12
TCNT2 Write and Overflow/Underflow Contention in Cascade Connection ...... 598
11.7.13
Counter Value during Complementary PWM Mode Stop .................................... 600
11.7.14
Buffer Operation Setting in Complementary PWM Mode ................................... 600
11.7.15
Reset Sync PWM Mode Buffer Operation and Compare Match Flag .................. 601
11.7.16
Overflow Flags in Reset Synchronous PWM Mode ............................................. 602
11.7.17
Contention between Overflow/Underflow and Counter Clearing......................... 603
11.7.18
Contention between TCNT Write and Overflow/Underflow................................ 604
11.7.19
Cautions on Transition from Normal Operation or PWM Mode 1 to
Reset-Synchronized PWM Mode ......................................................................... 604
11.7.20
Output Level in Complementary PWM Mode and Reset-Synchronized PWM
Mode..................................................................................................................... 605
11.7.21
Interrupts in Module Standby Mode ..................................................................... 605
11.7.22
Simultaneous Capture of TCNT_1 and TCNT_2 in Cascade Connection............ 605
11.8
MTU2 Output Pin Initialization......................................................................................... 606
11.8.1
Operating Modes .................................................................................................. 606
11.8.2
Reset Start Operation ............................................................................................ 606
11.8.3
Operation in Case of Re-Setting Due to Error During Operation, Etc.................. 607
11.8.4
Overview of Initialization Procedures and Mode Transitions in Case of Error
during Operation, etc. ........................................................................................... 608
Summary of Contents for Single-Chip Microcomputer SH7203
Page 2: ...Rev 0 50 May 18 2006 Page ii of xxx ...
Page 30: ...Rev 0 50 May 18 2006 Page xxx of xxx ...
Page 52: ...Section 1 Overview Rev 0 50 May 18 2006 Page 22 of 1588 REJ09B0313 0050 ...
Page 98: ...Section 2 CPU Rev 0 50 May 18 2006 Page 68 of 1588 REJ09B0313 0050 ...
Page 128: ...Section 4 Clock Pulse Generator CPG Rev 0 50 May 18 2006 Page 98 of 1588 REJ09B0313 0050 ...
Page 200: ...Section 6 Interrupt Controller INTC Rev 0 50 May 18 2006 Page 170 of 1588 REJ09B0313 0050 ...
Page 242: ...Section 8 Cache Rev 0 50 May 18 2006 Page 212 of 1588 REJ09B0313 0050 ...
Page 400: ...Section 9 Bus State Controller BSC Rev 0 50 May 18 2006 Page 370 of 1588 REJ09B0313 0050 ...
Page 696: ...Section 13 Watchdog Timer WDT Rev 0 50 May 18 2006 Page 666 of 1588 REJ09B0313 0050 ...
Page 726: ...Section 14 Realtime Clock RTC Rev 0 50 May 18 2006 Page 696 of 1588 REJ09B0313 0050 ...
Page 876: ...Section 17 I2 C Bus Interface 3 IIC3 Rev 0 50 May 18 2006 Page 846 of 1588 REJ09B0313 0050 ...
Page 1054: ...Section 21 D A Converter DAC Rev 0 50 May 18 2006 Page 1024 of 1588 REJ09B0313 0050 ...
Page 1294: ...Section 24 LCD Controller LCDC Rev 0 50 May 18 2006 Page 1264 of 1588 REJ09B0313 0050 ...
Page 1386: ...Section 26 I O Ports Rev 0 50 May 18 2006 Page 1356 of 1588 REJ09B0313 0050 ...
Page 1512: ...Section 30 List of Registers Rev 0 50 May 18 2006 Page 1482 of 1588 REJ09B0313 0050 ...
Page 1598: ...Section 31 Electrical Characteristics Rev 0 50 May 18 2006 Page 1568 of 1588 REJ09B0313 0050 ...
Page 1606: ...Appendix Rev 0 50 May 18 2006 Page 1576 of 1588 REJ09B0313 0050 ...
Page 1618: ...Rev 0 50 May 18 2006 Page 1588 of 1588 REJ09B0313 0050 ...
Page 1621: ......
Page 1622: ...SH7203 Group Hardware Manual ...