Rev. 0.50 May 18, 2006 Page xiv of xxx
9.5.2
Normal Space Interface ........................................................................................ 282
9.5.3
Access Wait Control ............................................................................................. 287
9.5.4
CSn
Assert Period Expansion ............................................................................... 289
9.5.5
MPX-I/O Interface................................................................................................ 290
9.5.6
SDRAM Interface ................................................................................................. 294
9.5.7
Burst ROM (Clocked Asynchronous) Interface.................................................... 338
9.5.8
SRAM Interface with Byte Selection ................................................................... 340
9.5.9
PCMCIA Interface................................................................................................ 345
9.5.10
Burst MPX-I/O Interface ...................................................................................... 352
9.5.11
Burst ROM (Clocked Synchronous) Interface...................................................... 357
9.5.12
Wait between Access Cycles ................................................................................ 358
9.5.13
Bus Arbitration ..................................................................................................... 365
9.5.14
Others.................................................................................................................... 367
Section 10 Direct Memory Access Controller (DMAC) ................................... 371
10.1
Features.............................................................................................................................. 371
10.2
Input/Output Pins ............................................................................................................... 374
10.3
Register Descriptions ......................................................................................................... 375
10.3.1
DMA Source Address Registers (SAR)................................................................ 379
10.3.2
DMA Destination Address Registers (DAR)........................................................ 380
10.3.3
DMA Transfer Count Registers (DMATCR) ....................................................... 380
10.3.4
DMA Channel Control Registers (CHCR) ........................................................... 381
10.3.5
DMA Reload Source Address Registers (RSAR) ................................................. 390
10.3.6
DMA Reload Destination Address Registers (RDAR) ......................................... 391
10.3.7
DMA Reload Transfer Count Registers (RDMATCR) ........................................ 392
10.3.8
DMA Operation Register (DMAOR) ................................................................... 393
10.3.9
DMA Extension Resource Selectors 0 to 3 (DMARS0 to DMARS3).................. 397
10.4
Operation ........................................................................................................................... 400
10.4.1
Transfer Flow........................................................................................................ 400
10.4.2
DMA Transfer Requests ....................................................................................... 402
10.4.3
Channel Priority.................................................................................................... 407
10.4.4
DMA Transfer Types............................................................................................ 410
10.4.5
Number of Bus Cycles and DREQ Pin Sampling Timing .................................... 419
Section 11 Multi-Function Timer Pulse Unit 2 (MTU2)................................... 423
11.1
Features.............................................................................................................................. 423
11.2
Input/Output Pins ............................................................................................................... 428
11.3
Register Descriptions ......................................................................................................... 429
11.3.1
Timer Control Register (TCR).............................................................................. 433
11.3.2
Timer Mode Register (TMDR)............................................................................. 437
Summary of Contents for Single-Chip Microcomputer SH7203
Page 2: ...Rev 0 50 May 18 2006 Page ii of xxx ...
Page 30: ...Rev 0 50 May 18 2006 Page xxx of xxx ...
Page 52: ...Section 1 Overview Rev 0 50 May 18 2006 Page 22 of 1588 REJ09B0313 0050 ...
Page 98: ...Section 2 CPU Rev 0 50 May 18 2006 Page 68 of 1588 REJ09B0313 0050 ...
Page 128: ...Section 4 Clock Pulse Generator CPG Rev 0 50 May 18 2006 Page 98 of 1588 REJ09B0313 0050 ...
Page 200: ...Section 6 Interrupt Controller INTC Rev 0 50 May 18 2006 Page 170 of 1588 REJ09B0313 0050 ...
Page 242: ...Section 8 Cache Rev 0 50 May 18 2006 Page 212 of 1588 REJ09B0313 0050 ...
Page 400: ...Section 9 Bus State Controller BSC Rev 0 50 May 18 2006 Page 370 of 1588 REJ09B0313 0050 ...
Page 696: ...Section 13 Watchdog Timer WDT Rev 0 50 May 18 2006 Page 666 of 1588 REJ09B0313 0050 ...
Page 726: ...Section 14 Realtime Clock RTC Rev 0 50 May 18 2006 Page 696 of 1588 REJ09B0313 0050 ...
Page 876: ...Section 17 I2 C Bus Interface 3 IIC3 Rev 0 50 May 18 2006 Page 846 of 1588 REJ09B0313 0050 ...
Page 1054: ...Section 21 D A Converter DAC Rev 0 50 May 18 2006 Page 1024 of 1588 REJ09B0313 0050 ...
Page 1294: ...Section 24 LCD Controller LCDC Rev 0 50 May 18 2006 Page 1264 of 1588 REJ09B0313 0050 ...
Page 1386: ...Section 26 I O Ports Rev 0 50 May 18 2006 Page 1356 of 1588 REJ09B0313 0050 ...
Page 1512: ...Section 30 List of Registers Rev 0 50 May 18 2006 Page 1482 of 1588 REJ09B0313 0050 ...
Page 1598: ...Section 31 Electrical Characteristics Rev 0 50 May 18 2006 Page 1568 of 1588 REJ09B0313 0050 ...
Page 1606: ...Appendix Rev 0 50 May 18 2006 Page 1576 of 1588 REJ09B0313 0050 ...
Page 1618: ...Rev 0 50 May 18 2006 Page 1588 of 1588 REJ09B0313 0050 ...
Page 1621: ......
Page 1622: ...SH7203 Group Hardware Manual ...