Rev. 0.50 May 18, 2006 Page xxiii of xxx
Section 22 AND/NAND Flash Memory Controller (FLCTL) ........................1025
22.1
Features ............................................................................................................................ 1025
22.2
Input/Output Pins ............................................................................................................. 1029
22.3
Register Descriptions ....................................................................................................... 1030
22.3.1
Common Control Register (FLCMNCR)............................................................ 1031
22.3.2
Command Control Register (FLCMDCR).......................................................... 1034
22.3.3
Command Code Register (FLCMCDR).............................................................. 1037
22.3.4
Address Register (FLADR) ................................................................................ 1038
22.3.5
Address Register 2 (FLADR2) ........................................................................... 1040
22.3.6
Data Counter Register (FLDTCNTR)................................................................. 1041
22.3.7
Data Register (FLDATAR)................................................................................. 1042
22.3.8
Interrupt DMA Control Register (FLINTDMACR) ........................................... 1043
22.3.9
Ready Busy Timeout Setting Register (FLBSYTMR) ....................................... 1048
22.3.10
Ready Busy Timeout Counter (FLBSYCNT)..................................................... 1049
22.3.11
Data FIFO Register (FLDTFIFO)....................................................................... 1050
22.3.12
Control Code FIFO Register (FLECFIFO) ......................................................... 1051
22.3.13
Transfer Control Register (FLTRCR)................................................................. 1053
22.4
Operation ......................................................................................................................... 1054
22.4.1
Access Sequence................................................................................................. 1054
22.4.2
Operating Modes................................................................................................. 1055
22.4.3
Register Setting Procedure.................................................................................. 1056
22.4.4
Command Access Mode ..................................................................................... 1057
22.4.5
Sector Access Mode............................................................................................ 1062
22.4.6
ECC Error Correction ......................................................................................... 1064
22.4.7
Status Read ......................................................................................................... 1065
22.5
Interrupt Sources.............................................................................................................. 1067
22.6
DMA Transfer Specifications .......................................................................................... 1068
Section 23 USB 2.0 Host/Function Module (USB) .........................................1069
23.1
Features ............................................................................................................................ 1069
23.2
Input / Output Pins ........................................................................................................... 1071
23.3
Register Description......................................................................................................... 1073
23.3.1
System Configuration Control Register (SYSCFG) ........................................... 1075
23.3.2
System Configuration Status Register (SYSSTS)............................................... 1077
23.3.3
Device State Control Register (DVSTCTR) ....................................................... 1079
23.3.4
Test Mode Register (TESTMODE) .................................................................... 1082
23.3.5
FIFO Bus Configuration Registers (CFBCFG, D0FBCFG, D1FBCFG)............ 1084
23.3.6
FIFO Port Registers (CFIFO, D0FIFO, D1FIFO)............................................... 1085
23.3.7
FIFO Port Select Registers (CFIFOSEL, D0FIFOSEL, D1FIFOSEL)............... 1086
Summary of Contents for Single-Chip Microcomputer SH7203
Page 2: ...Rev 0 50 May 18 2006 Page ii of xxx ...
Page 30: ...Rev 0 50 May 18 2006 Page xxx of xxx ...
Page 52: ...Section 1 Overview Rev 0 50 May 18 2006 Page 22 of 1588 REJ09B0313 0050 ...
Page 98: ...Section 2 CPU Rev 0 50 May 18 2006 Page 68 of 1588 REJ09B0313 0050 ...
Page 128: ...Section 4 Clock Pulse Generator CPG Rev 0 50 May 18 2006 Page 98 of 1588 REJ09B0313 0050 ...
Page 200: ...Section 6 Interrupt Controller INTC Rev 0 50 May 18 2006 Page 170 of 1588 REJ09B0313 0050 ...
Page 242: ...Section 8 Cache Rev 0 50 May 18 2006 Page 212 of 1588 REJ09B0313 0050 ...
Page 400: ...Section 9 Bus State Controller BSC Rev 0 50 May 18 2006 Page 370 of 1588 REJ09B0313 0050 ...
Page 696: ...Section 13 Watchdog Timer WDT Rev 0 50 May 18 2006 Page 666 of 1588 REJ09B0313 0050 ...
Page 726: ...Section 14 Realtime Clock RTC Rev 0 50 May 18 2006 Page 696 of 1588 REJ09B0313 0050 ...
Page 876: ...Section 17 I2 C Bus Interface 3 IIC3 Rev 0 50 May 18 2006 Page 846 of 1588 REJ09B0313 0050 ...
Page 1054: ...Section 21 D A Converter DAC Rev 0 50 May 18 2006 Page 1024 of 1588 REJ09B0313 0050 ...
Page 1294: ...Section 24 LCD Controller LCDC Rev 0 50 May 18 2006 Page 1264 of 1588 REJ09B0313 0050 ...
Page 1386: ...Section 26 I O Ports Rev 0 50 May 18 2006 Page 1356 of 1588 REJ09B0313 0050 ...
Page 1512: ...Section 30 List of Registers Rev 0 50 May 18 2006 Page 1482 of 1588 REJ09B0313 0050 ...
Page 1598: ...Section 31 Electrical Characteristics Rev 0 50 May 18 2006 Page 1568 of 1588 REJ09B0313 0050 ...
Page 1606: ...Appendix Rev 0 50 May 18 2006 Page 1576 of 1588 REJ09B0313 0050 ...
Page 1618: ...Rev 0 50 May 18 2006 Page 1588 of 1588 REJ09B0313 0050 ...
Page 1621: ......
Page 1622: ...SH7203 Group Hardware Manual ...