Rev. 0.50 May 18, 2006 Page xxv of xxx
Section 24 LCD Controller (LCDC)................................................................1197
24.1
Features ............................................................................................................................ 1197
24.2
Input/Output Pins ............................................................................................................. 1199
24.3
Register Configuration..................................................................................................... 1200
24.3.1
LCDC Input Clock Register (LDICKR) ............................................................. 1201
24.3.2
LCDC Module Type Register (LDMTR) ........................................................... 1203
24.3.3
LCDC Data Format Register (LDDFR) .............................................................. 1206
24.3.4
LCDC Scan Mode Register (LDSMR) ............................................................... 1208
24.3.5
LCDC Start Address Register for Upper Display Data Fetch (LDSARU) ......... 1210
24.3.6
LCDC Start Address Register for Lower Display Data Fetch (LDSARL) ......... 1211
24.3.7
LCDC Line Address Offset Register for Display Data Fetch (LDLAOR) ......... 1212
24.3.8
LCDC Palette Control Register (LDPALCR)..................................................... 1213
24.3.9
Palette Data Registers 00 to FF (LDPR00 to LDPRFF) ..................................... 1214
24.3.10
LCDC Horizontal Character Number Register (LDHCNR) ............................... 1215
24.3.11
LCDC Horizontal Sync Signal Register (LDHSYNR) ....................................... 1216
24.3.12
LCDC Vertical Display Line Number Register (LDVDLNR) ........................... 1217
24.3.13
LCDC Vertical Total Line Number Register (LDVTLNR)................................ 1218
24.3.14
LCDC Vertical Sync Signal Register (LDVSYNR) ........................................... 1219
24.3.15
LCDC AC Modulation Signal Toggle Line Number Register (LDACLNR) ..... 1220
24.3.16
LCDC Interrupt Control Register (LDINTR) ..................................................... 1221
24.3.17
LCDC Power Management Mode Register (LDPMMR).................................... 1224
24.3.18
LCDC Power-Supply Sequence Period Register (LDPSPR) .............................. 1226
24.3.19
LCDC Control Register (LDCNTR)................................................................... 1228
24.3.20
LCDC User Specified Interrupt Control Register (LDUINTR) .......................... 1229
24.3.21
LCDC User Specified Interrupt Line Number Register (LDUINTLNR) ........... 1231
24.3.22
LCDC Memory Access Interval Number Register (LDLIRNR) ........................ 1232
24.4
Operation ......................................................................................................................... 1233
24.4.1
LCD Module Sizes which can be Displayed in this LCDC ................................ 1233
24.4.2
Limits on the Resolution of Rotated Displays, Burst Length, and Connected
Memory (SDRAM)............................................................................................. 1234
24.4.3
Color Palette Specification ................................................................................. 1241
24.4.4
Data Format ........................................................................................................ 1242
24.4.5
Setting the Display Resolution............................................................................ 1245
24.4.6
Power Management Registers............................................................................. 1245
24.4.7
Operation for Hardware Rotation ....................................................................... 1250
24.5
Clock and LCD Data Signal Examples ............................................................................ 1253
24.6
Usage Notes ..................................................................................................................... 1263
24.6.1
Procedure for Halting Access to Display Data Storage VRAM
(Synchronous DRAM in Area 3) ........................................................................ 1263
Summary of Contents for Single-Chip Microcomputer SH7203
Page 2: ...Rev 0 50 May 18 2006 Page ii of xxx ...
Page 30: ...Rev 0 50 May 18 2006 Page xxx of xxx ...
Page 52: ...Section 1 Overview Rev 0 50 May 18 2006 Page 22 of 1588 REJ09B0313 0050 ...
Page 98: ...Section 2 CPU Rev 0 50 May 18 2006 Page 68 of 1588 REJ09B0313 0050 ...
Page 128: ...Section 4 Clock Pulse Generator CPG Rev 0 50 May 18 2006 Page 98 of 1588 REJ09B0313 0050 ...
Page 200: ...Section 6 Interrupt Controller INTC Rev 0 50 May 18 2006 Page 170 of 1588 REJ09B0313 0050 ...
Page 242: ...Section 8 Cache Rev 0 50 May 18 2006 Page 212 of 1588 REJ09B0313 0050 ...
Page 400: ...Section 9 Bus State Controller BSC Rev 0 50 May 18 2006 Page 370 of 1588 REJ09B0313 0050 ...
Page 696: ...Section 13 Watchdog Timer WDT Rev 0 50 May 18 2006 Page 666 of 1588 REJ09B0313 0050 ...
Page 726: ...Section 14 Realtime Clock RTC Rev 0 50 May 18 2006 Page 696 of 1588 REJ09B0313 0050 ...
Page 876: ...Section 17 I2 C Bus Interface 3 IIC3 Rev 0 50 May 18 2006 Page 846 of 1588 REJ09B0313 0050 ...
Page 1054: ...Section 21 D A Converter DAC Rev 0 50 May 18 2006 Page 1024 of 1588 REJ09B0313 0050 ...
Page 1294: ...Section 24 LCD Controller LCDC Rev 0 50 May 18 2006 Page 1264 of 1588 REJ09B0313 0050 ...
Page 1386: ...Section 26 I O Ports Rev 0 50 May 18 2006 Page 1356 of 1588 REJ09B0313 0050 ...
Page 1512: ...Section 30 List of Registers Rev 0 50 May 18 2006 Page 1482 of 1588 REJ09B0313 0050 ...
Page 1598: ...Section 31 Electrical Characteristics Rev 0 50 May 18 2006 Page 1568 of 1588 REJ09B0313 0050 ...
Page 1606: ...Appendix Rev 0 50 May 18 2006 Page 1576 of 1588 REJ09B0313 0050 ...
Page 1618: ...Rev 0 50 May 18 2006 Page 1588 of 1588 REJ09B0313 0050 ...
Page 1621: ......
Page 1622: ...SH7203 Group Hardware Manual ...