
UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
447 of 464
NXP Semiconductors
UM10850
Chapter 33: Supplementary information
offsets [0x074:0x07C]) bit description. . . . . . . .95
offsets [0x080:0x0A0]) bit description. . . . . . . .96
Table 119. Type A I/O Control registers: FUNC values and
pin functions . . . . . . . . . . . . . . . . . . . . . . . . . . .97
offsets [0x0A4:0x0C4]) bit description . . . . . . .98
Table 122. Type D I/O Control registers: FUNC values and
pin functions . . . . . . . . . . . . . . . . . . . . . . . . . . .99
Table 123. INPUT MUX pin description . . . . . . . . . . . . . .100
Table 124. Register overview: Input multiplexing (base
address 0x4005 0000) . . . . . . . . . . . . . . . . .102
address offsets [0x0C0:0x0DC]) bit description . .
103
Table 127. Address map DMA_ITRIG_INMUX[0:21]
registers . . . . . . . . . . . . . . . . . . . . . . . . . . . . .104
Table 128. DMA trigger Input mux registers
(DMA_ITRIG_INMUX[0:21], address offsets
[0x0E0:0x134]) bit description . . . . . . . . . . . .104
Table 129. Address map DMA_OTRIG_INMUX[0:3]
registers . . . . . . . . . . . . . . . . . . . . . . . . . . . . .104
Table 130. DMA output trigger feedback mux registers
(DMA_OTRIG_INMUX[0:3], address offset
[0x140:0x14C]) bit description . . . . . . . . . . . .105
Table 131. Frequency measure function frequency clock
select register (FREQMEAS_REF, address
0x4005 0160) bit description . . . . . . . . . . . . .106
Table 132. Frequency measure function target clock select
register (FREQMEAS_TARGET, address
0x4005 0164) bit description . . . . . . . . . . . . .106
Table 133. GPIO pins available . . . . . . . . . . . . . . . . . . . .107
Table 134. Register overview: GPIO port (base address
0x1C00 0000) . . . . . . . . . . . . . . . . . . . . . . . . .108
offset [0x0000:0x0031]) bit description . . . . . .109
offsets [0x1000:0x10C4]) bit description. . . . .109
offset [0x2000:0x2004]) bit description . . . . . 110
offset [0x2080:0x2084]) bit description . . . . . 110
[0x2100:0x2104]) bit description. . . . . . . . . . . 110
address offset [0x2180:0x2184]) bit description . .
111
[0x2200:0x2204]) bit description . . . . . . . . . . 111
Table 149. Address map CLR[0:1] registers . . . . . . . . . . 111
Table 150. GPIO clear port register (CLR[0:1], address offset
[0x2280:0x2284]) bit description . . . . . . . . . . 112
offset [0x2300:0x2304]) bit description . . . . . 112
Table 153. GPIO port direction set register (DIRSET[0:1],
offset 0x2380:0x2384) bit description . . . . . . 112
Table 154. GPIO port direction clear register (DIRCLR[0:1],
offset 0x2400:0x2404) bit description . . . . . . 112
Table 155. GPIO port direction toggle register (DIRNOT[0:1],
offset 0x2480:0x2484) bit description . . . . . . 113
Table 156. Register overview: Pin interrupts/pattern match
engine (base address: 0x4001 8000) . . . . . . 122
Table 157. Pin interrupt mode register (ISEL, address
0x4001 8000) bit description . . . . . . . . . . . . . 123
Table 158. Pin interrupt level or rising edge interrupt enable
Table 159. Pin interrupt level or rising edge interrupt set
Table 160. Pin interrupt level or rising edge interrupt clear
Table 161. Pin interrupt active level or falling edge interrupt
Table 162. Pin interrupt active level or falling edge interrupt
Table 163. Pin interrupt active level or falling edge interrupt
Table 164. Pin interrupt rising edge register (RISE, address
0x4001 801C) bit description . . . . . . . . . . . . 125
Table 165. Pin interrupt falling edge register (FALL, address
0x4001 8020) bit description . . . . . . . . . . . . . 126
Table 166. Pin interrupt status register (IST, address
0x4001 8024) bit description . . . . . . . . . . . . . 126
Table 167. Pattern match interrupt control register
(PMCTRL, address 0x4001 8028)
bit description. . . . . . . . . . . . . . . . . . . . . . . . . 127
Table 168. Pattern match bit-slice source register (PMSRC,
address 0x4001 802C) bit description . . . . . . 127
Table 169. Pattern match bit slice configuration register
(PMCFG, address 0x4001 8030) bit description
130
Table 170. Pin interrupt registers for edge- and
level-sensitive pins . . . . . . . . . . . . . . . . . . . . 135
Table 171. Register overview: GROUP0 interrupt (base