
UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
18 of 464
NXP Semiconductors
UM10850
Chapter 3: LPC5410x Nested Vectored Interrupt Controller (NVIC)
3.4.1 Interrupt Set-Enable Register 0 register
The ISER0 register allows enabling the first 32 peripheral interrupts, or for reading the
enabled state of those interrupts. The remaining interrupts are enabled via the ISER1
register (
). Disabling interrupts is done through the ICER0 and ICER1
registers (
[1]
Write: writing 0 has no effect, writing 1 enables the interrupt.
Read: 0 indicates that the interrupt is disabled, 1 indicates that the interrupt is enabled.
Table 4.
Interrupt Set-Enable Register 0 register
Bit
Name
Value
Function
0
ISE_WDT
Watchdog Timer interrupt enable.
1
ISE_BOD
BOD interrupt enable.
2
-
-
Reserved. Read value is undefined, only zero should be written.
3
ISE_DMA
DMA interrupt enable.
4
ISE_GINT0
GPIO group 0 interrupt enable.
5
ISE_PINT0
Pin interrupt / pattern match engine slice 0 interrupt.
6
ISE_PINT1
Pin interrupt / pattern match engine slice 1 interrupt.
7
ISE_PINT2
Pin interrupt / pattern match engine slice 2 interrupt.
8
ISE_PINT3
Pin interrupt / pattern match engine slice 3 interrupt.
9
ISE_UTICK
Micro-Tick Timer interrupt enable.
10
ISE_MRT
Multi-Rate Timer interrupt enable.
11
ISE_CT32B0
Standard counter/timer CT32B0 interrupt enable.
12
ISE_CT32B1
Standard counter/timer CT32B1 interrupt enable.
13
ISE_CT32B2
Standard counter/timer CT32B2 interrupt enable.
14
ISE_CT32B3
Standard counter/timer CT32B3 interrupt enable.
15
ISE_CT32B4
Standard counter/timer CT32B4 interrupt enable.
16
ISE_SCT0
SCT0 interrupt enable.
17
ISE_USART0
USART0 interrupt enable.
18
ISE_USART1
USART1 interrupt enable.
19
ISE_USART2
USART2 interrupt enable.
20
ISE_USART3
USART3 interrupt enable.
21
ISE_I2C0
I
2
C0 interrupt enable.
22
ISE_I2C1
I
2
C1 interrupt enable.
23
ISE_I2C2
I
2
C2 interrupt enable.
24
ISE_SPI0
SPI0 interrupt enable.
25
ISE_SPI1
SPI1 interrupt enable.
26
ISE_ADC0SEQA
ADC0 sequence A interrupt enable.
27
ISE_ADC0SEQB
ADC0 sequence B interrupt enable.
28
ISE_ADC0THOV
ADC0 threshold and error interrupt enable.
29
ISE_RTC
Real Time Clock (RTC) interrupt enable.
30
-
-
Reserved. Read value is undefined, only zero should be written.
31
ISE_MAILBOX
Mailbox interrupt enable (present on LPC54102 devices).