
UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
365 of 464
NXP Semiconductors
UM10850
Chapter 25: LPC5410x 12-bit ADC controller (ADC0)
THR1_LOW
R/W
0x054
ADC Low Compare Threshold Register 1: Contains the lower
threshold level for automatic threshold comparison for any
channels linked to threshold pair 1.
0
THR0_HIGH
R/W
0x058
ADC High Compare Threshold Register 0: Contains the upper
threshold level for automatic threshold comparison for any
channels linked to threshold pair 0.
0
THR1_HIGH
R/W
0x05C
ADC High Compare Threshold Register 1: Contains the upper
threshold level for automatic threshold comparison for any
channels linked to threshold pair 1.
0
CHAN_
THRSEL
R/W
0x060
ADC Channel-Threshold Select Register. Specifies which set of
threshold compare registers are to be used for each channel
0
INTEN
R/W
0x064
ADC Interrupt Enable Register. This register contains enable bits
that enable the sequence-A, sequence-B, threshold compare and
data overrun interrupts to be generated.
0
FLAGS
RO
0x068
ADC Flags Register. Contains the four interrupt/DMA trigger flags
and the individual component overrun and threshold-compare
flags. (The overrun bits replicate information stored in the result
registers).
0
STARTUP
R/W
0x6C
ADC Startup Register (typically only used by the ADC API).
0
CALIB
R/W/RO 0x70
ADC Calibration Register.
0
Table 415. Register overview: ADC (base address 0x1C03 4000)
Name
Access
Address
offset
Description
Reset
value
Reference