
UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
97 of 464
NXP Semiconductors
UM10850
Chapter 7: LPC5410x I/O pin configuration (IOCON)
[1]
To enable an ADC input, select the GPIO function and disable the digital functions of the pin by clearing the
DIGIMODE bit in the related IOCON register.
Table 119. Type A I/O Control registers: FUNC values and pin functions
Value of FUNC field in IOCON register
Register
000
001
010
011
100
101
110
111
PIO0_29
PIO0_29/ADC_0
SCT0_OUT2
CT32B0_MAT3
CT32B0_CAP1
CT32B0_MAT1
PIO0_30
PIO0_30/ADC_1
SCT0_OUT3
CT32B0_MAT2
CT32B0_CAP2
PIO0_31
PIO0_31/ADC_2
U2_CTS
CT32B2_CAP2
CT32B0_CAP3
CT32B0_MAT3
PIO1_0
PIO1_0/ADC_3
U2_RTS
CT32B3_MAT1
CT32B0_CAP0
PIO1_1
PIO1_1/ADC_4
SWO
SCT0_OUT4
PIO1_2
PIO1_2/ADC_5
SPI1_SSELN3
SCT0_OUT5
PIO1_3
PIO1_3/ADC_6
SPI1_SSELN2
SCT0_OUT6
SPI0_SCK
CT32B0_CAP1
PIO1_4
PIO1_4/ADC_7
SPI1_SSELN1
SCT0_OUT7
SPI0_MISO
CT32B0_MAT1
PIO1_5
PIO1_5/ADC_8
SPI1_SSELN0
CT32B1_CAP0
CT32B1_MAT3
PIO1_6
PIO1_6/ADC_9
SPI1_SCK
CT32B1_CAP2
CT32B1_MAT2
PIO1_7
PIO1_7/ADC_10
SPI1_MOSI
CT32B1_MAT2
CT32B1_CAP2
PIO1_8
PIO1_8/ADC_11
SPI1_MISO
CT32B1_MAT3
CT32B1_CAP3