
UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
312 of 464
NXP Semiconductors
UM10850
Chapter 23: LPC5410x I2C-bus interfaces (I2C0/1/2)
5
HSCAPABLE
High-speed mode Capable enable. Since High Speed mode alters the way I2C pins
drive and filter, as well as the timing for certain I
2
C signalling, enabling High-speed
mode applies to all functions: master, slave, and monitor.
0
0
Fast-mode plus. The I2C block will support Standard-mode, Fast-mode, and
Fast-mode Plus, to the extent that the pin electronics support these modes. Any
changes that need to be made to the pin controls, such as changing the drive
strength or filtering, must be made by software via the IOCON register associated
with each I
2
C pin,
1
High-speed. In addition to Standard-mode, Fast-mode, and Fast-mode Plus, the I
2
C
block will support High-speed mode to the extent that the pin electronics support
these modes.
See
31:6 -
Reserved. Read value is undefined, only zero should be written.
NA
Table 342. I2C Configuration register (CFG, address offset 0x000) bit description
Bit
Symbol
Value Description
Reset
Value