
UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
29 of 464
NXP Semiconductors
UM10850
Chapter 4: LPC5410x System configuration (SYSCON)
The low-power watchdog oscillator provides a fixed clock of approximately 500 kHz. The
accuracy of this clock is limited to +/- 40% over temperature, voltage, and silicon
processing variations. To determine the actual watchdog oscillator output, use the
frequency measure block. See
The part contains one system PLL that can be configured to use a number of clock inputs
and produce an output clock in the range of 1.2 MHz up to the maximum chip frequency,
and can be used to run most on-chip functions. The output of the PLL can be monitored
through the CLKOUT pin.
Fig 3.
Clock generation
6\VWHP3//
VHWWLQJV
V\VFON
SOOBFON
6\VWHPFORFNGLYLGHU
$+%&/.',9>@
0DLQFORFNVHOHFW%
0$,1&/.6(/%>@
NBFON
&38&ORFN
'LYLGHU
6\VWHP3//
3//
&/.,1
0DLQFORFNVHOHFW$
0$,1&/.6(/$>@
ZGWBFON
LUFBFON
3//FORFNVHOHFW
6<63//&/.6(/>@
PDLQFORFN
&/.,1
SOOBFON
$3%FORFNVHOHFW%
$6<1&$3%&/.6(/%>@
ZGWBFON
LUFBFON
SOOBFON
LUFBFON
$'&FORFNVHOHFW
$'&&/.6(/>@
$3%FORFNVHOHFW$
$6<1&$3%&/.6(/$>@
&/.,1
LUFBRVF
&/.287VHOHFW$
&/.2876(/$>@
ZGWBFON
NBRVF
&/.287VHOHFW%
&/.2876(/%>@
&/.287',9>@
&/.287
$'&FORFNGLYLGHU
$'&&/.',9>@
$'&&ORFN
'LYLGHU
$V\QF$3%FORFNGLYLGHU
$6<1&&/.',9>@
$V\QF$3%
'LYLGHU
WRDV\QF
$3%EULGJH
WR$'&
WR&38$+%
EXV6\QF
$3%HWF
&/.287
'LYLGHU
PDLQFORFN
PDLQFORFN
PDLQFORFN
&/.,1
NBFON
LUFBFON