
UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
381 of 464
NXP Semiconductors
UM10850
Chapter 25: LPC5410x 12-bit ADC controller (ADC0)
4:3
ADCMPINTEN0
Threshold comparison interrupt enable for channel 0.
00
0x0
Disabled.
0x1
Outside threshold.
0x2
Crossing threshold.
0x3
Reserved
6:5
ADCMPINTEN1
Channel 1 threshold comparison interrupt enable. See description for channel 0.
00
8:7
ADCMPINTEN2
Channel 2 threshold comparison interrupt enable. See description for channel 0.
00
10:9
ADCMPINTEN3
Channel 3 threshold comparison interrupt enable. See description for channel 0.
00
12:11 ADCMPINTEN4
Channel 4 threshold comparison interrupt enable. See description for channel 0.
00
14:13 ADCMPINTEN5
Channel 5 threshold comparison interrupt enable. See description for channel 0.
00
16:15 ADCMPINTEN6
Channel 6 threshold comparison interrupt enable. See description for channel 0.
00
18:17 ADCMPINTEN7
Channel 7 threshold comparison interrupt enable. See description for channel 0.
00
20:19 ADCMPINTEN8
Channel 8 threshold comparison interrupt enable. See description for channel 0.
00
22:21 ADCMPINTEN9
Channel 9 threshold comparison interrupt enable. See description for channel 0.
00
24:23 ADCMPINTEN10
Channel 10 threshold comparison interrupt enable. See description for channel 0. 00
26:25 ADCMPINTEN11
Channel 21 threshold comparison interrupt enable. See description for channel 0. 00
31:27 -
Reserved. Read value is undefined, only zero should be written.
NA
Table 428: ADC Interrupt Enable register (INTEN, address offset 0x64) bit description
Bit
Symbol
Value Description
Reset
value