
UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
91 of 464
NXP Semiconductors
UM10850
Chapter 7: LPC5410x I/O pin configuration (IOCON)
7.5 Register description
Each port pin PIOm_n has one IOCON register assigned to control the pin’s electrical
characteristics.
[1]
Reset Value reflects the data stored in defined bits only. Reserved bits assumed to be 0.
[2]
The pins require an external pull-up to provide output functionality.
Table 107. Register overview: I/O configuration (base address 0x4001 C000)
Name
Access
Offset
Description
Reset value
Pin
type
Section
PIO0_[0:1] R/W
[0x000:
0x004]
Digital I/O control for port 0 pins PIO0_0 to
PIO0_1
0x0190
D
PIO0_[4:22] R/W
[0x010:
0x058]
Digital I/O control for port 0 pins PIO4 to
PIO0_22.
PIO0_16/17: 0x0195,
others: 0x0190
D
PIO0_[23:28]
R/W
[0x05C:
0x070]
Digital I/O control for port 0 pins PIO0_23 to
PIO0_28. These pins support I
2
C with true
open-drain, drive and filtering for modes up to
Fast-mode Plus.
0x01A0
I
PIO0_[29:31]
R/W
[0x074:
0x07C]
Digital I/O control for port 0 pins PIO0_29 to
PIO0_31. These pins include an ADC input.
0x0190
A
PIO1_[0:8]
R/W
[0x080:
0x0A0]
Digital I/O control for port 1 pins PIO0_0 to
PIO0_8. These pins include an ADC input.
0x0190
A
PIO1_[9:17]
R/W
[0x0A4:
0x0C4]
Digital I/O control for port 1 pins PIO1_9 to
PIO1_17.
0x0190
D