
UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
40 of 464
NXP Semiconductors
UM10850
Chapter 4: LPC5410x System configuration (SYSCON)
4.5.21 System PLL clock source select register
This register selects the clock source for the system PLL.
Remark:
Note that this selection is internally synchronized: the clock being switched from
and the clock being switched to must both be running and have occurred in specific states
before the selection actually changes.
Table 49.
CLKOUT clock source select register (CLKOUTSELB, address 0x4000 0098) bit
description
Bit
Symbol
Value
Description
Reset value
1:0
SEL
CLKOUT clock source
0
0x0
CLKOUTSELA. Clock source selected in the
CLKOUTSELA register.
0x1
reserved
0x2
reserved
0x3
RTC 32 kHz clock
31:2
-
-
Reserved
-
Table 50.
System PLL clock source select register (SYSPLLCLKSEL, address 0x4000 00A0)
bit description
Bit
Symbol
Value
Description
Reset value
1:0
SEL
System PLL clock source
0
0x0
IRC Oscillator
0x1
CLKIN
0x2
Reserved
0x3
RTC 32 kHz clock
31:2
-
-
Reserved
-