
UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
104 of 464
NXP Semiconductors
UM10850
Chapter 8: LPC5410x Input multiplexing (INPUT MUX)
8.6.2 DMA trigger input mux registers 0 to 21
With the DMA trigger input mux registers, one trigger input can be selected for each of the
DMA channels from the potential internal sources. By default, none of the triggers are
selected.
8.6.3 DMA output trigger feedback mux registers 0 to 3
This register provides a multiplexer for inputs 16 to 19 of each DMA trigger input mux
register DMA_ITRIG_INMUX. These inputs can be selected from among the trigger
outputs generated by the each DMA channel. By default, none of the triggers are
selected.
Table 127. Address map DMA_ITRIG_INMUX[0:21] registers
Peripheral
Base address
Offset
Increment
Dimension
INPUTMUX
0x4005 0000
[0x0E0:0x134]
0x4
22
Table 128. DMA trigger Input mux registers (DMA_ITRIG_INMUX[0:21], address offsets
[0x0E0:0x134]) bit description
Bit
Symbol
Description
Reset value
4:0
INP
Trigger input number (decimal value) for DMA channel n
(n = 0 to 21).
0 = ADC0 Sequence A interrupt
1 = ADC0 Sequence B interrupt
2 = SCT0 DMA request 0
3 = SCT0 DMA request 1
4 = Timer CT32B0 Match 0
5 = Timer CT32B0 Match 1
6 = Timer CT32B1 Match 0
7 = Timer CT32B2 Match 0
8 = Timer CT32B2 Match 1
9 = Timer CT32B3 Match 0
10 = Timer CT32B4 Match 0
11 = Timer CT32B4 Match 1
12 = Pin interrupt 0
13 = Pin interrupt 1
14 = Pin interrupt 2
15 = Pin interrupt 3
16 = DMA output trigger mux 0
17 = DMA output trigger mux 1
18 = DMA output trigger mux 2
19 = DMA output trigger mux 3
0x1F
31:5
-
Reserved.
-
Table 129. Address map DMA_OTRIG_INMUX[0:3] registers
Peripheral
Base address
Offset
Increment
Dimension
INPUTMUX
0x4005 0000
[0x140:0x14C]
0x4
4