529
CHAPTER 23 STANDBY FUNCTION
(d) Clear upon RESET input
When a RESET signal is input, the HALT mode is released, and as is the case with normal reset
operation, a program is executed after branch to the reset vector address.
Figure 23-3. HALT Mode Release by RESET Input
Remarks 1. f
X
: main system clock oscillation frequency
2. ( ): f
X
: 5.0 MHz
Table 23-2. Operation after HALT Mode Release
Release Source
MK
××
PR
××
IE
ISP
Operation
Maskable interrupt
0
0
0
×
Next address instruction execution
request
0
0
1
×
Interrupt service execution
0
1
0
1
Next address instruction execution
0
1
×
0
0
1
1
1
Interrupt service execution
1
×
×
×
HALT mode hold
Non-maskable interrupt
–
–
×
×
Interrupt service execution
request
Test input
0
–
×
×
Next address instruction execution
1
–
×
×
HALT mode hold
RESET input
–
–
×
×
Reset processing
Remark x: Don't care
HALT
Instruction
RESET
Signal
Operating
Mode
Clock
Reset
Period
HALT Mode
Oscillation
Oscillation
stop
Oscillation
Stabilization
Wait Status
Operating
Mode
Oscillation
Wait
(2
17
/f
x
: 26.2 ms)
Summary of Contents for PD78052
Page 2: ...2 MEMO ...
Page 8: ...8 MEMO ...
Page 16: ...16 MEMO ...
Page 36: ...36 MEMO ...
Page 158: ...158 MEMO ...
Page 174: ...174 MEMO ...
Page 240: ...240 MEMO ...
Page 260: ...260 MEMO ...
Page 340: ...340 MEMO ...
Page 392: ...392 MEMO ...
Page 438: ...438 MEMO ...
Page 482: ...482 CHAPTER 20 REAL TIME OUTPUT PORT MEMO ...
Page 510: ...510 MEMO ...
Page 524: ...524 MEMO ...
Page 560: ...560 MEMO ...
Page 576: ...576 MEMO ...
Page 598: ...598 MEMO ...
Page 602: ...602 MEMO ...