486
CHAPTER 21 INTERRUPT AND TEST FUNCTIONS
Internal Bus
IE
PR
ISP
MK
IF
Priority Control
Circuit
Vector Table
Address
Generator
Standby
Release Signal
Interrupt
Request
Sampling
Clock
Edge
Detector
Sampling Clock
Select Register
(SCS)
External Interrupt Mode
Register (INTM0)
Internal Bus
IE
PR
ISP
MK
IF
Interrupt
Request
Priority Control
Circuit
Vector Table
Address
Generator
Standby
Release Signal
Internal Bus
Priority Control
Circuit
Vector Table
Address
Generator
Standby
Release Signal
Interrupt
Request
Figure 21-1. Basic Configuration of Interrupt Function (1/2)
(A) Internal non-maskable interrupt
(B) Internal maskable interrupt
(C) External maskable interrupt (INTP0)
Summary of Contents for PD78052
Page 2: ...2 MEMO ...
Page 8: ...8 MEMO ...
Page 16: ...16 MEMO ...
Page 36: ...36 MEMO ...
Page 158: ...158 MEMO ...
Page 174: ...174 MEMO ...
Page 240: ...240 MEMO ...
Page 260: ...260 MEMO ...
Page 340: ...340 MEMO ...
Page 392: ...392 MEMO ...
Page 438: ...438 MEMO ...
Page 482: ...482 CHAPTER 20 REAL TIME OUTPUT PORT MEMO ...
Page 510: ...510 MEMO ...
Page 524: ...524 MEMO ...
Page 560: ...560 MEMO ...
Page 576: ...576 MEMO ...
Page 598: ...598 MEMO ...
Page 602: ...602 MEMO ...