495
CHAPTER 21 INTERRUPT AND TEST FUNCTIONS
t
SMP
Sampling Clock
INTP0
PIF0
"L"
Because INTP0 level is not high level at the time of sampling,
PIF0 flag remains at low level.
t
SMP
Sampling Clock
INTP0
PIF0
<1>
<2>
Because the sampled INTP0 level is high level twice in succession in <2>,
PIF0 flag is set to 1.
(b) When input is equal to or twice the sampling cycle (t
SMP
)
When the sampled INTP0 input level is active twice in succession, the noise eliminator sets interrupt request
flag (PIF0) to 1.
Figure 21-8 shows the noise eliminator input/output timing.
Figure 21-8. Noise Eliminator Input/Output Timing (during rising edge detection)
(a) When input is less than the sampling cycle (t
SMP
)
t
SMP
Sampling Clock
INTP0
PIF0
When INTP0 level becomes high level twice in succession,
PIF0 flag is set to 1.
(c) When input is twice or more than the cycle frequency (t
SMP
)
Summary of Contents for PD78052
Page 2: ...2 MEMO ...
Page 8: ...8 MEMO ...
Page 16: ...16 MEMO ...
Page 36: ...36 MEMO ...
Page 158: ...158 MEMO ...
Page 174: ...174 MEMO ...
Page 240: ...240 MEMO ...
Page 260: ...260 MEMO ...
Page 340: ...340 MEMO ...
Page 392: ...392 MEMO ...
Page 438: ...438 MEMO ...
Page 482: ...482 CHAPTER 20 REAL TIME OUTPUT PORT MEMO ...
Page 510: ...510 MEMO ...
Page 524: ...524 MEMO ...
Page 560: ...560 MEMO ...
Page 576: ...576 MEMO ...
Page 598: ...598 MEMO ...
Page 602: ...602 MEMO ...