330
CHAPTER 16 SERIAL INTERFACE CHANNEL 0 (
µ
PD78054 Subseries)
Figure 16-30. Data Transmission from Slave Device to Master Device
1
2
3
4
5
6
7
8
9
SCK0 Pin
D7
D6
D5
D4
D3
D2
D1
D0
ACK
BUSY
SB0 (SB1) Pin
Program Processing
Serial Reception
INTCSI0
Generation
ACK
Output
Serial
Reception
Hardware Operation
Program Processing
INTCSI0
Generation
ACKD
Set
Hardware Operation
FFH Write
to SIO0
Master Device Processing (Receiver)
Transfer Line
Slave Device processing (Transmitter)
Serial Transmission
BUSY
Output
READY
Data
BUSY
Clear
Write
to SIO0
SCK0
Stop
BUSY
Clear
1
2
READY
BUSY
D7
D6
ACKT
Set
SIO0
Read
Receive data processing
FFH Write
to SIO0
Write
to SIO0
Summary of Contents for PD78052
Page 2: ...2 MEMO ...
Page 8: ...8 MEMO ...
Page 16: ...16 MEMO ...
Page 36: ...36 MEMO ...
Page 158: ...158 MEMO ...
Page 174: ...174 MEMO ...
Page 240: ...240 MEMO ...
Page 260: ...260 MEMO ...
Page 340: ...340 MEMO ...
Page 392: ...392 MEMO ...
Page 438: ...438 MEMO ...
Page 482: ...482 CHAPTER 20 REAL TIME OUTPUT PORT MEMO ...
Page 510: ...510 MEMO ...
Page 524: ...524 MEMO ...
Page 560: ...560 MEMO ...
Page 576: ...576 MEMO ...
Page 598: ...598 MEMO ...
Page 602: ...602 MEMO ...