
549
CHAPTER 26
µ
PD78P054, 78P058
7
RAM2
Symbol
IMS
6
RAM1
5
RAM0
4
0
3
ROM3
2
ROM2
1
ROM1
0
ROM0
Address
FFF0H
C8H
After
Reset
R/W
R/W
1
Internal ROM Capacity selection
32 Kbytes
ROM3
0
ROM2
0
ROM1
0
ROM0
Setting prohibited
Other than above
Internal High-Speed RAM Capacity Selection
RAM2 RAM1 RAM0
512 bytes
0
1
0
Setting prohibited
Other than above
0
0
16 Kbytes
24 Kbytes
1
1
0
1
0
0
1024 bytes
1
1
0
Figure 26-1. Memory Size Switching Register Format (
µ
PD78P054)
The IMS settings to give the same memory map as mask ROM versions are shown in Table 26-3.
Table 26-3. Examples of Memory Size Switching Register Settings (
µ
PD78P054)
Relevant Mask ROM Version
IMS Setting
µ
PD78052
44H
µ
PD78053
C6H
µ
PD78054
C8H
26.1 Memory Size Switching Register (
µ
PD78P054)
The
µ
PD78P054 allows users to define its internal ROM and high-speed RAM sizes using the memory size
switching register (IMS), so that the same memory mapping as that of a mask ROM version with a different-size internal
ROM and high-speed RAM is possible. IMS is set with an 8-bit memory manipulation instruction.
RESET input sets IMS to C8H.
Summary of Contents for PD78052
Page 2: ...2 MEMO ...
Page 8: ...8 MEMO ...
Page 16: ...16 MEMO ...
Page 36: ...36 MEMO ...
Page 158: ...158 MEMO ...
Page 174: ...174 MEMO ...
Page 240: ...240 MEMO ...
Page 260: ...260 MEMO ...
Page 340: ...340 MEMO ...
Page 392: ...392 MEMO ...
Page 438: ...438 MEMO ...
Page 482: ...482 CHAPTER 20 REAL TIME OUTPUT PORT MEMO ...
Page 510: ...510 MEMO ...
Page 524: ...524 MEMO ...
Page 560: ...560 MEMO ...
Page 576: ...576 MEMO ...
Page 598: ...598 MEMO ...
Page 602: ...602 MEMO ...