97
CHAPTER 5 CPU ARCHITECTURE
Figure 5-7. Memory Map (
µ
PD78058, 78058Y)
Note
When internal ROM size is 60K bytes, the area F000H to F3FFH cannot be used. F000H to F3FFH
can be used as external memory by setting the internal ROM size to less than 56K bytes by the
memory size switching register (IMS).
0000H
Data memory
space
General Registers
32
×
8 bits
Internal ROM
61440
×
8 bits
EFFFH
1000H
0FFFH
0800H
07FFH
0080H
007FH
0040H
003FH
0000H
CALLF Entry Area
CALLT Table Area
Vector Table Area
Program Area
Program Area
Internal Buffer RAM
32
×
8 bits
Reserved
Note
Reserved
Program
memory
space
F000H
EFFFH
F800H
F7FFH
FAC0H
FABFH
FAE0H
FADFH
FEE0H
FEDFH
FF00H
FEFFH
FFFFH
Internal High-speed RAM
1024
×
8 bits
Special Function
Registers (SFRs)
256
×
8 bits
Internal
Expansion RAM
1024
×
8 bits
F400H
F3FFH
Reserved
FB00H
FAFFH
Summary of Contents for PD78052
Page 2: ...2 MEMO ...
Page 8: ...8 MEMO ...
Page 16: ...16 MEMO ...
Page 36: ...36 MEMO ...
Page 158: ...158 MEMO ...
Page 174: ...174 MEMO ...
Page 240: ...240 MEMO ...
Page 260: ...260 MEMO ...
Page 340: ...340 MEMO ...
Page 392: ...392 MEMO ...
Page 438: ...438 MEMO ...
Page 482: ...482 CHAPTER 20 REAL TIME OUTPUT PORT MEMO ...
Page 510: ...510 MEMO ...
Page 524: ...524 MEMO ...
Page 560: ...560 MEMO ...
Page 576: ...576 MEMO ...
Page 598: ...598 MEMO ...
Page 602: ...602 MEMO ...