
189
CHAPTER 8 16-BIT TIMER/EVENT COUNTER
ES31 ES30 ES21 ES20 ES11 ES10
0
0
7
6
5
4
3
2
1
0
Symbol
INTM0
FFECH
00H
R/W
Address
After Reset
R/W
ES11
INTP0 Valid Edge Selection
ES10
0
Falling edge
0
0
Rising edge
1
1
Setting prohibited
0
1
Both falling and rising edges
1
ES21
INTP1 Valid Edge Selection
ES20
0
Falling edge
0
0
Rising edge
1
1
Setting prohibited
0
1
Both falling and rising edges
1
ES31
INTP2 Valid Edge Selection
ES30
0
Falling edge
0
0
Rising edge
1
1
Setting prohibited
0
1
Both falling and rising edges
1
(6) External interrupt mode register 0 (INTM0)
This register is used to set INTP0 to INTP2 valid edges.
INTM0 is set with an 8-bit memory manipulation instruction.
RESET input sets INTM0 value to 00H.
Figure 8-8. External Interrupt Mode Register 0 Format
Caution Befoer setting the valid edge of the INTP0/TI00/P00 pin, stop the timer operation by clearing
the bits 1 through 3 (TMC01 through TMC03) of the 16-bit timer mode control register (TMC0)
to 0, 0, 0.
Summary of Contents for PD78052
Page 2: ...2 MEMO ...
Page 8: ...8 MEMO ...
Page 16: ...16 MEMO ...
Page 36: ...36 MEMO ...
Page 158: ...158 MEMO ...
Page 174: ...174 MEMO ...
Page 240: ...240 MEMO ...
Page 260: ...260 MEMO ...
Page 340: ...340 MEMO ...
Page 392: ...392 MEMO ...
Page 438: ...438 MEMO ...
Page 482: ...482 CHAPTER 20 REAL TIME OUTPUT PORT MEMO ...
Page 510: ...510 MEMO ...
Page 524: ...524 MEMO ...
Page 560: ...560 MEMO ...
Page 576: ...576 MEMO ...
Page 598: ...598 MEMO ...
Page 602: ...602 MEMO ...