323
CHAPTER 16 SERIAL INTERFACE CHANNEL 0 (
µ
PD78054 Subseries)
<1> ACKE = 1
<2> ACKT set
Table 16-3. Various Signals in SBI Mode (1/2)
Timing Chart
Definition
Signal Name
Output
Device
Output
Condition
Effects on Flag
Meaning of Signal
CMD signal is output
to indicate that
transmit data is an
address.
i) Transmit data is an
address after REL
signal output.
ii) REL signal is not
output and trans-
mit data is an
command.
Low-level signal to be
output to SB0 (SB1) during
one-clock period of SCK0
after completion of serial
reception
[Synchronous BUSY signal]
Low-level signal to be
output to SB0 (SB1)
following Acknowledge
signal
<1> BSYE = 0
<2> Execution of
instruction for
data write to
SIO0
(transfer start
instruction)
Master/
slave
SB0 (SB1) rising edge
when SCK0 = 1
Master
Bus release
signal
(REL)
• RELT set
• RELD set
• CMDD clear
• CMDD set
• CMDT set
Master
Command
signal
(CMD)
SB0 (SB1) falling edge
when SCK0 = 1
Acknowledge
signal
(ACK)
• ACKD set
Completion of
reception
Slave
Busy signal
(BUSY)
• BSYE = 1
—
Serial receive disable
because of
processing
—
Serial receive enable
Slave
Ready signal
(READY)
High-level signal to be
output to SB0 (SB1) before
serial transfer start and
after completion of serial
transfer
[Synchronous BUSY output]
SCK0
"H"
SB0 (SB1)
"H"
SB0 (SB1)
SCK0
SCK0
D0
READY
SB0 (SB1)
D0
READY
SB0 (SB1)
ACK
BUSY
BUSY
ACK
9
Summary of Contents for PD78052
Page 2: ...2 MEMO ...
Page 8: ...8 MEMO ...
Page 16: ...16 MEMO ...
Page 36: ...36 MEMO ...
Page 158: ...158 MEMO ...
Page 174: ...174 MEMO ...
Page 240: ...240 MEMO ...
Page 260: ...260 MEMO ...
Page 340: ...340 MEMO ...
Page 392: ...392 MEMO ...
Page 438: ...438 MEMO ...
Page 482: ...482 CHAPTER 20 REAL TIME OUTPUT PORT MEMO ...
Page 510: ...510 MEMO ...
Page 524: ...524 MEMO ...
Page 560: ...560 MEMO ...
Page 576: ...576 MEMO ...
Page 598: ...598 MEMO ...
Page 602: ...602 MEMO ...