395
CHAPTER 18 SERIAL INTERFACE CHANNEL 1
Figure 18-1. Serial Interface Channel 1 Block Diagram
RE
ARLD ERCE ERR
TRF STRB
BUSY
1
BUSY
0
Internal Bus
Automatic Data
Transmit/Receive
Control Register
Serial Operating
Mode Register 1
ADTI
7
ADTI
4
ADTI
3
ADTI
2
ADTI
1
ADTI
0
5-Bit Counter
Serial I/O
Shift Register 1
(SIO1)
Hand-
shake
Serial Clock
Counter
Selector
Selector
SO1/
P21
PM21
P21 Output
Latch
DIR
DIR
Buffer RAM
Automatic Data
Transmit/Receive
Address Pointer
(ADTP)
SCK1/
P22
PM22
Internal Bus
TRF
P22 Output Latch
Match
ADTI0-ADTI4
Selector
TO2
INTCSI1
Clear
SIOI write
Q
R
S
Selector
TCL
37
TCL
36
TCL
35
TCL
34
4
Timer Clock
Select Register 3
f
xx
/2–f
xx
/2
8
Internal Bus
ARLD
CSIE1 DIR ATE CSIM
11
CSIM
10
ATE
SI1/
P20
STB/
P23
PM23
BUSY/
P24
Automatic Data
Transmit/Receive Interval
Specify Register
Summary of Contents for PD78052
Page 2: ...2 MEMO ...
Page 8: ...8 MEMO ...
Page 16: ...16 MEMO ...
Page 36: ...36 MEMO ...
Page 158: ...158 MEMO ...
Page 174: ...174 MEMO ...
Page 240: ...240 MEMO ...
Page 260: ...260 MEMO ...
Page 340: ...340 MEMO ...
Page 392: ...392 MEMO ...
Page 438: ...438 MEMO ...
Page 482: ...482 CHAPTER 20 REAL TIME OUTPUT PORT MEMO ...
Page 510: ...510 MEMO ...
Page 524: ...524 MEMO ...
Page 560: ...560 MEMO ...
Page 576: ...576 MEMO ...
Page 598: ...598 MEMO ...
Page 602: ...602 MEMO ...