
447
CHAPTER 19 SERIAL INTERFACE CHANNEL 2
Notes 1. The receive buffer register (RXB) must be read when an overrun error is generated. Overrun errors
will continue to be generated until RXB is read.
2. Even if the stop bit length has been set as 2 bits by bit 2 (SL) of the asynchronous serial interface
mode register (ASIM), only single stop bit detection is performed during reception.
(3) Asynchronous serial interface status register (ASIS)
This is a register which displays the type of error when a reception error is generated in the asynchronous
serial interface mode.
ASIS is read with a 8-bit memory manipulation instruction.
In 3-wire serial I/O mode, the contents of the ASIS are undefined.
RESET input sets ASIS to 00H.
Figure 19-5. Asynchronous Serial Interface Status Register Format
PE
6
5
4
3
2
1
0
7
Symbol
ASIS
0
0
0
0
0
FE
OVE
FF71H 00H R
Address After Reset R/W
OVE
0
1
Overrun Error Flag
Overrun error not generated
Overrun error generated
Note 1
(When next receive operation is completed before
data from receive buffer register is read)
FE
0
1
Framing Error Flag
Framing error not generated
Framing error generated
Note 2
(When stop bit is not detected)
PE
0
1
Parity Error Flag
Parity error not generated
Parity error generated (When transmit data parity
does not match)
Summary of Contents for PD78052
Page 2: ...2 MEMO ...
Page 8: ...8 MEMO ...
Page 16: ...16 MEMO ...
Page 36: ...36 MEMO ...
Page 158: ...158 MEMO ...
Page 174: ...174 MEMO ...
Page 240: ...240 MEMO ...
Page 260: ...260 MEMO ...
Page 340: ...340 MEMO ...
Page 392: ...392 MEMO ...
Page 438: ...438 MEMO ...
Page 482: ...482 CHAPTER 20 REAL TIME OUTPUT PORT MEMO ...
Page 510: ...510 MEMO ...
Page 524: ...524 MEMO ...
Page 560: ...560 MEMO ...
Page 576: ...576 MEMO ...
Page 598: ...598 MEMO ...
Page 602: ...602 MEMO ...