User Manual
C166S V2
Central Processing Unit
User Manual
2-58
V 1.7, 2001-01
Figure 2-18
CoMOV Operations and Addressing via the IDX Pointers
There are indirect addressing modes which allow parallel data move operations before
the long 16-bit address is calculated. Other indirect addressing modes allow
decrementing or incrementing the indirect address pointers (IDXx contents) by 2 or by
the contents of the offset registers. There are two non-bit addressable offset registers
QX0 and QX1 which can be used in conjunction with the CoXXX instructions.
0
9
DPP
0
15 14
16-Bit Data Address (IDXx)
0
23 15 14
00’0000
H
01’0000
H
FE’0000
H
FF’0000
H
Memory
DPP3 - 11
DPP2 - 10
DPP1 - 01
DPP0 - 00
selects DPP
Segment
Segment offset
Page
Page offset
0
254
x
255
1
Summary of Contents for C166S V2
Page 102: ...User Manual C166S V2 C166S V2 Memory Organization User Manual 3 102 V 1 7 2001 01...
Page 116: ...User Manual C166S V2 Instruction Pipeline User Manual 4 116 V 1 7 2001 01...
Page 152: ...User Manual C166S V2 Interrupt and Exception Handling User Manual 5 152 V 1 7 2001 01...
Page 204: ...User Manual C166S V2 Instruction Set User Manual 7 204 V 1 7 2001 01...
Page 420: ...User Manual C166S V2 Detailed Instruction Description User Manual 8 420 V 1 7 2001 01...
Page 432: ...User Manual C166S V2 Summary of CPU Subsystem Registers User Manual 9 432 V 1 7 2001 01...
Page 437: ...437...