Table 4-2. Peripheral bridge 0 slot assignments (continued)
System 32-bit base address
Slot
number
Module
0x4002_B000
43
—
0x4002_C000
44
—
0x4002_D000
45
—
0x4002_E000
46
—
0x4002_F000
47
—
0x4003_0000
48
—
0x4003_1000
49
—
0x4003_2000
50
—
0x4003_3000
51
—
0x4003_4000
52
—
0x4003_5000
53
—
0x4003_6000
54
—
0x4003_7000
55
—
0x4003_8000
56
Timer'/PWM (TPM) 0
0x4003_9000
57
Timer'/PWM (TPM) 1
0x4003_A000
58
—
0x4003_B000
59
Analog-to-digital converter (ADC) 0
0x4003_C000
60
—
0x4003_D000
61
—
0x4003_E000
62
—
0x4003_F000
63
—
0x4004_0000
64
Low-power timer (LPTMR)
0x4004_1000
65
—
0x4004_2000
66
—
0x4004_3000
67
—
0x4004_4000
68
—
0x4004_5000
69
—
0x4004_6000
70
—
0x4004_7000
71
SIM low-power logic
0x4004_8000
72
System integration module (SIM)
0x4004_9000
73
Port A multiplexing control
0x4004_A000
74
Port B multiplexing control
0x4004_B000
75
—
0x4004_C000
76
—
0x4004_D000
77
—
0x4004_E000
78
—
0x4004_F000
79
—
0x4005_0000
80
—
0x4005_1000
81
—
Table continues on the next page...
Peripheral bridge (AIPS-Lite) memory map
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
82
Freescale Semiconductor, Inc.