![Freescale Semiconductor KKL02Z32CAF4R Reference Manual Download Page 112](http://html1.mh-extra.com/html/freescale-semiconductor/kkl02z32caf4r/kkl02z32caf4r_reference-manual_2330635112.webp)
Table 7-2. Module operation in low-power modes (continued)
Modules
VLPR
VLPW
Stop
VLPS
VLLSx
static, slave mode
receive in CPO
I
2
C0
50 kbps static,
address match
wakeup in CPO
50 kbit/s
static, address
match wakeup
FF in PSTOP2
static, address
match wakeup
OFF
I
2
C1
100 kbit/s
static, address
match wakeup in
CPO
100 kbit/s
static, address
match wakeup
static, address
match wakeup
OFF
Timers
TPM
FF
Async operation in
CPO
FF
Async operation
FF in PSTOP2
Async operation
OFF
LPTMR
FF
static in CPO
FF
Async operation
FF in PSTOP2
Async operation
Async operation
Analog
12-bit ADC
FF
FF
ADC internal clock
only
ADC internal clock
only
OFF
FF
HS or LS compare
in CPO
FF
HS or LS compare
FF in PSTOP2
HS or LS compare
LS compare in
VLLS1/3, OFF in
VLLS0
6-bit DAC
FF
static in CPO
FF
static
FF in PSTOP2
static
static, OFF in
VLLS0
Human-machine interfaces
GPIO
FF
IOPORT write
only in CPO
FF
static output,
wakeup input
FF in PSTOP2
static output,
wakeup input
OFF, pins latched
1. The STOPCTRL[PORPO] field in the SMC module (SMC_STOPCTRL[PORPO]) controls this option.
2. LPO clock source is not available in VLLS0. Also, to use system OSC in VLLS0 it must be configured for bypass (external
clock) operation.Pulse counting is available in all modes.
3. CMP in stop or VLPS supports high speed or low speed external pin to pin or external pin to DAC compares. CMP in
VLLSx only supports low speed external pin to pin or external pin to DAC compares. Windowed, sampled & filtered modes
of operation are not available while in stop, VLPS or VLLSx modes.
Module operation in low-power modes
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
112
Freescale Semiconductor, Inc.