![Freescale Semiconductor KKL02Z32CAF4R Reference Manual Download Page 111](http://html1.mh-extra.com/html/freescale-semiconductor/kkl02z32caf4r/kkl02z32caf4r_reference-manual_2330635111.webp)
Table 7-2. Module operation in low-power modes (continued)
Modules
VLPR
VLPW
Stop
VLPS
VLLSx
Regulator
low power
low power
ON
low power
low power in
VLLS3, OFF in
VLLS0/1
LVD
disabled
disabled
ON
disabled
disabled
Brown-out
detection
ON
ON
ON
ON
ON in VLLS1/3,
optionally disabled
in VLLS0
Watchdog
FF
static in CPO
FF
static
FF in PSTOP2
static
OFF
Clocks
1 kHz LPO
ON
ON
ON
ON
ON in VLLS1/3,
OFF in VLLS0
System oscillator
(OSC)
OSCERCLK low
range/low power
(30~40 kHz)
OSCERCLK low range/
low power (30~40 kHz)
OSCERCLK
optional
OSCERCLK low
range/low power
(30~40 kHz)
low range/low
power in VLLS1/3,
OFF in VLLS0
MCG
4 MHz IRC
4 MHz IRC
static -
MCGIRCLK
optional
static - 4MHz IRC
optional
OFF
Core clock
4 MHz max
OFF
OFF
OFF
OFF
System clock
4 MHz max
OFF in CPO
4 MHz max
OFF
OFF
OFF
Bus clock
1 MHz max
OFF in CPO
1 MHz max
OFF
24 MHz max in
PSTOP2 from
RUN
1MHz max in
PSTOP2 from
VLPR
OFF
OFF
Memory and memory interfaces
Flash
1 MHz max
access - no
program
No register
access in CPO
low power
low power
low power
OFF
SRAM_U and
SRAM_L
low power
low power
low power
low power
low power in
VLLS3, OFF in
VLLS0/1
Communication interfaces
UART0
1 Mbps
Async operation in
CPO
1 Mbit/s
Async operation
FF in PSTOP2
Async operation
OFF
SPI0
master mode 500
kbit/s,
slave mode 250
kbit/s
master mode 500 kbit/s,
slave mode 250 kbit/s
static, slave mode
receive
FF in PSTOP2
static, slave mode
receive
OFF
Table continues on the next page...
Chapter 7 Power Management
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
Freescale Semiconductor, Inc.
111