![Freescale Semiconductor KKL02Z32CAF4R Reference Manual Download Page 296](http://html1.mh-extra.com/html/freescale-semiconductor/kkl02z32caf4r/kkl02z32caf4r_reference-manual_2330635296.webp)
22.9 Reset
There is no reset state associated with the OSC module. The counter logic is reset when
the OSC is not configured to generate clocks.
There are no sources of reset requests for the OSC module.
22.10 Low Power Modes Operation
When the MCU enters Stop modes, the OSC is functional depending on ERCLKEN and
EREFSETN bit settings. If both these bits are set, the OSC is in operation. After waking
up from Very Low Leakage Stop (VLLSx) modes, all OSC register bits are reset and
initialization is required through software.
22.11 Interrupts
The OSC module does not generate any interrupts.
Reset
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
296
Freescale Semiconductor, Inc.