AXI Bridge for PCI Express v2.4
17
PG055 June 4, 2014
Chapter 2:
Product Specification
G10
C_AXIBAR2PCIEBAR_0
PCIe BAR to which
AXI BAR_0 is
mapped
Valid address for PCIe
0xFFFF_FFFF std_logic_
vector
G11
C_AXIBAR_1
AXI BAR_1 aperture
low address
Valid AXI address
0xFFFF_FFFF std_logic_
vector
G12
C_AXIBAR_
HIGHADDR_1
AXI BAR_1 aperture
high address
Valid AXI address
0x0000_0000 std_logic_
vector
G13
C_AXIBAR_AS_1
AXI BAR_1 address
size
0: 32 bit
1: 64 bit
0
Integer
G14
C_AXIBAR2PCIEBAR_1
PCIe BAR to which
AXI BAR_1 is
mapped
Valid address for PCIe
0xFFFF_FFFF std_logic_
vector
G15
C_AXIBAR_2
AXI BAR_2 aperture
low address
Valid AXI address
0xFFFF_FFFF std_logic_
vector
G16
C_AXIBAR_
HIGHADDR_2
AXI BAR_2 aperture
high address
Valid AXI address
0x0000_0000 std_logic_
vector
G17
C_AXIBAR_AS_2
AXI BAR_2 address
size
0: 32 bit
1: 64 bit
0
Integer
G18
C_AXIBAR2PCIEBAR_2
PCIe BAR to which
AXI BAR_2 is
mapped
Valid address for PCIe
0xFFFF_FFFF std_logic_
vector
G19
C_AXIBAR_3
AXI BAR_3 aperture
low address
Valid AXI address
0xFFFF_FFFF std_logic_
vector
G20
C_AXIBAR_
HIGHADDR_3
AXI BAR_3 aperture
high address
Valid AXI address
0x0000_0000 std_logic_
vector
G21
C_AXIBAR_AS_3
AXI BAR_3 address
size
0: 32 bit
1: 64 bit
0
Integer
G22
C_AXIBAR2PCIEBAR_3
PCIe BAR to which
AXI BAR_3 is
mapped
Valid address for PCIe
0xFFFF_FFFF std_logic_
vector
G23
C_AXIBAR_4
AXI BAR_4 aperture
low address
Valid AXI address
0xFFFF_FFFF std_logic_
vector
G24
C_AXIBAR_
HIGHADDR_4
AXI BAR_4 aperture
high address
Valid AXI address
0x0000_0000 std_logic_
vector
G25
C_AXIBAR_AS_4
AXI BAR_4 address
size
0: 32 bit
1: 64 bit
0
Integer
G26
C_AXIBAR2PCIEBAR_4
PCIe BAR to which
AXI BAR_4 is
mapped
Valid address for PCIe
0xFFFF_FFFF std_logic_
vector
G27
C_AXIBAR_5
AXI BAR_5 aperture
low address
Valid AXI address
0xFFFF_FFFF std_logic_
vector
Table 2-4:
Top-Level Parameters
(Cont’d)
Generic
Parameter Name
Description
Allowable Values
Default Value VHDL Type