AXI Bridge for PCI Express v2.4
19
PG055 June 4, 2014
Chapter 2:
Product Specification
C_PCIEBAR2AXIBAR_0
_SEC
Defines the AXIBAR
memory space (PCIe
BAR_0) (accessible
from PCIe) to be
either secure or
non-secure memory
mapped.
0: Denotes a non-secure
memory space
1: Marks the AXI memory
space as secure
0
Integer
G35
C_PCIEBAR_LEN_1
Power of 2 in the
size of bytes of PCIE
BAR_1 space
13-31
16
Integer
G36
C_PCIEBAR2AXIBAR_1
AXIBAR to which
PCIE BAR_1 is
mapped
Valid AXI address
0x0000_0000 std_logic_
vector
C_PCIEBAR2AXIBAR_1
_SEC
Defines the AXIBAR
memory space (PCIe
BAR_1) (accessible
from PCIe) to be
either secure or
non-secure memory
mapped.
0: Denotes a non-secure
memory space
1: Marks the AXI memory
space as secure
0
Integer
G37
C_PCIEBAR_LEN_2
Power of 2 in the
size of bytes of PCIE
BAR_2 space
13-31
16
Integer
G38
C_PCIEBAR2AXIBAR_2
AXIBAR to which
PCIE BAR_2 is
mapped
Valid AXI address
0x0000_0000 std_logic_
vector
C_PCIEBAR2AXIBAR_2
_SEC
Defines the AXIBAR
memory space (PCIe
BAR_2) (accessible
from PCIe) to be
either secure or
non-secure memory
mapped.
0: Denotes a non-secure
memory space
1: Marks the AXI memory
space as secure
0
Integer
AXI4-Lite Parameters
G39
C_BASEADDR
Device base address
Note:
When
configured as an
RP, the minimum
alignment
granularity must be
256 MB. Bit [27:0]
are used for Bus
Number, Device
Number, Function
number.
Valid AXI address
0xFFFF_FFFF std_logic_
vector
G40
C_HIGHADDR
Device high address Valid AXI address
0x0000_0000 std_logic_
vector
Table 2-4:
Top-Level Parameters
(Cont’d)
Generic
Parameter Name
Description
Allowable Values
Default Value VHDL Type