AXI Bridge for PCI Express v2.4
14
PG055 June 4, 2014
Chapter 2:
Product Specification
m_axi_wstrb[c_m_axi_data_width/8-1:0]
O Master write strobe
m_axi_wlast
O Master write last
m_axi_wvalid
O Master write valid
m_axi_wready
I
Master write ready
m_axi_bresp[1:0]
I
Master write response
m_axi_bvalid
I
Master write response valid
m_axi_bready
O Master response ready
m_axi_araddr[c_m_axi_addr_width-1:0]
O Master read address
m_axi_arlen[7:0]
O Master read burst length
m_axi_arsize[2:0]
O Master read burst size
m_axi_arburst[1:0]
O Master read burst type
m_axi_arprot[2:0]
O Master read protection type
m_axi_arvalid
O Master read address valid
m_axi_arready
I
Master read address ready
m_axi_rdata[c_m_axi_data_width-1:0]
I
Master read data
m_axi_rresp[1:0]
I
Master read response
m_axi_rlast
I
Master read last
m_axi_rvalid
I
Master read valid
m_axi_rready
O Master read ready
AXI4-Lite Control Interface
s_axi_ctl_awaddr[31:0]
I
Slave write address
s_axi_ctl_awvalid
I
Slave write address valid
s_axi_ctl_awready
O Slave write address ready
s_axi_ctl_wdata[31:0]
I
Slave write data
s_ax_ctl_wstrb[3:0]
I
Slave write strobe
s_axi_ctl_wvalid
I
Slave write valid
s_axi_ctl_wready
O Slave write ready
s_axi_ctl_bresp[1:0]
O Slave write response
s_axi_ctl_bvalid
O Slave write response valid
s_axi_ctl_bready
I
Slave response ready
s_axi_ctl_araddr[31:0]
I Slave read address
s_axi_ctl_arvalid
I
Slave read address valid
s_axi_ctl_arready
O Slave read address ready
s_axi_ctl_rdata[31:0]
O Slave read data
s_axi_ctl_rresp[1:0]
O Slave read response
Table 2-3:
Top-Level Interface Signals
(Cont’d)
Signal Name
I/O Description