![Xilinx LogiCORE IP AXI Скачать руководство пользователя страница 27](http://html.mh-extra.com/html/xilinx/logicore-ip-axi/logicore-ip-axi_product-manual_887038027.webp)
AXI Bridge for PCI Express v2.4
27
PG055 June 4, 2014
Chapter 2:
Product Specification
PCIe Configuration Space Header
The PCIe Configuration Space Header is a memory aperture for accessing the core for PCIe
configuration space. For 7 series devices, this area is read-only when configured as an
Endpoint. Writes are permitted for some registers when a 7 series device is configured as a
Root Port. Special access modes can be enabled using the PHY Status/Control register. All
reserved or undefined memory-mapped addresses must return zero and writes have no
effect.
VSEC Capability Register (Offset 0x128)
The VSEC Capability register (described in
) allows the memory space of the core
to appear as though it is a part of the underlying core configuration space. The VSEC is
inserted immediately following the last enhanced capability structure in the underlying
block. VSEC is defined in §7.18 of the
PCI Express Base Specification, v1.1
(§7.19 of v2.0)
RO
0x204
VSEC Header 2
R/W
0x208 - 0x234
AXI Base Address Translation Configuration
Registers
AXI bridge defined
memory-mapped
space.
RO
0x238 - 0xFFF
Reserved (zeros returned on read)
Table 2-7:
Register Memory Map
(Cont’d)
Accessibility
Offset
Contents
Location
Table 2-8:
VSEC Capability Register
Bits
Name
Core
Access
Reset Value
Description
15:0
VSEC Capability ID
RO
0x000B
PCI-SIG® defined ID identifying this Enhanced
Capability as a Vendor-Specific capability. Hardcoded to
0x000B.
19:16 Capability Version
RO
0x1
Version of this capability structure. Hardcoded to 0x1.
31:20 Next Capability
Offset
RO
0x200
Offset to next capability. Hardcoded to 0x0200.